MOTHERBOARD FOR SUPPORTING DIFFERENT TYPES OF MEMORIES
    1.
    发明申请
    MOTHERBOARD FOR SUPPORTING DIFFERENT TYPES OF MEMORIES 有权
    支持不同类型的记忆的主板

    公开(公告)号:US20090086561A1

    公开(公告)日:2009-04-02

    申请号:US11952140

    申请日:2007-12-07

    IPC分类号: G11C5/14 H05K1/11

    摘要: An exemplary motherboard includes a driving module, a first slot module arranged for mounting a first type of memory and connected to the driving module via a first channel, a second slot module arranged for mounting a second type of memory and connected to the driving module via a second channel, and a voltage regulator electronically connected to the first slot module and the second slot module. The first memory and the second memory are alternatively mounted on the motherboard, the voltage regulator detects which type memory is currently mounted on the motherboard and outputs voltages suitable for the type of the memory mounted on the motherboard accordingly.

    摘要翻译: 示例性主板包括驱动模块,布置成用于安装第一类型存储器并经由第一通道连接到驱动模块的第一插槽模块,布置成用于安装第二类型存储器并连接到驱动模块的第二插槽模块,其经由 第二通道和电连接到第一插槽模块和第二插槽模块的电压调节器。 第一存储器和第二存储器替代地安装在母板上,电压调节器检测当前安装在母板上的哪种类型的存储器,并相应地输出适合安装在母板上的存储器类型的电压。

    MOTHERBOARD FOR SUPPORTING DIFFERENT TYPES OF MEMORIES
    2.
    发明申请
    MOTHERBOARD FOR SUPPORTING DIFFERENT TYPES OF MEMORIES 有权
    支持不同类型的记忆的主板

    公开(公告)号:US20090103385A1

    公开(公告)日:2009-04-23

    申请号:US11965753

    申请日:2007-12-28

    IPC分类号: G11C5/14 H05K1/11

    摘要: An exemplary motherboard includes a driving module, at least two first slots arranged for mounting two first type of memories, at least two second slots arranged for mounting two second type of memories, and a voltage regulator. The driving module is electronically connected to the at least two first slots, the at least two second slots, and the voltage regulator in turn via a channel. The first type of memories and the second type of memories are alternatively mounted on the motherboard, the voltage regulator detects which type memory is currently mounted on the motherboard and outputs voltages suitable for the type of memory mounted on the motherboard accordingly.

    摘要翻译: 示例性主板包括驱动模块,布置成用于安装两个第一类型存储器的至少两个第一槽,布置成安装两个第二类型存储器的至少两个第二槽和电压调节器。 驱动模块通过通道电连接到至少两个第一插槽,至少两个第二插槽和电压调节器。 第一类型的存储器和第二类型的存储器交替地安装在母板上,电压调节器检测当前安装在母板上的哪种类型的存储器,并相应地输出适合于安装在母板上的存储器类型的电压。

    MOTHERBOARD FOR SUPPORTING DIFFERENT TYPES OF MEMORIES
    3.
    发明申请
    MOTHERBOARD FOR SUPPORTING DIFFERENT TYPES OF MEMORIES 失效
    支持不同类型的记忆的主板

    公开(公告)号:US20090046418A1

    公开(公告)日:2009-02-19

    申请号:US11952139

    申请日:2007-12-07

    IPC分类号: G06F1/16 H05K1/18

    摘要: An exemplary motherboard includes a first slot arranged for mounting a first type of memory, a second slot arranged for mounting a second type of memory, and a voltage regulator electronically connected to the first slot and the second slot. The first memory and the second memory are alternatively mounted on the motherboard, the voltage regulator detects which type memory is currently mounted on the motherboard and outputs voltages suitable for the type of the memory mounted on the motherboard accordingly.

    摘要翻译: 示例性母板包括布置用于安装第一类型存储器的第一槽,布置用于安装第二类型存储器的第二槽和电连接到第一槽和第二槽的电压调节器。 第一存储器和第二存储器替代地安装在母板上,电压调节器检测当前安装在母板上的哪种类型的存储器,并相应地输出适合安装在母板上的存储器类型的电压。

    MOTHERBOARD
    4.
    发明申请
    MOTHERBOARD 有权
    母板

    公开(公告)号:US20080259553A1

    公开(公告)日:2008-10-23

    申请号:US11766105

    申请日:2007-06-21

    IPC分类号: H05K7/00

    CPC分类号: G06F1/26

    摘要: An exemplary motherboard includes a first slot arranged for mounting a first type of memory, a second slot arranged for mounting a second type of memory, a voltage regulator electronically connected to the first slot and the second slot, and a serial presence detect (SPD) unit connected to the voltage regulator. The first memory and the second memory alternatively mounted on the motherboard, the SPD detects which type of memory is mounted on the motherboard, and the voltage regulator outputs voltages suitable for the type of the memory mounted on the motherboard according to a detection result of the SPD.

    摘要翻译: 示例性主板包括布置用于安装第一类型存储器的第一槽,布置用于安装第二类型存储器的第二槽,电连接到第一槽和第二槽的电压调节器,以及串联存在检测(SPD) 单元连接到电压调节器。 第一存储器和第二存储器交替地安装在母板上,SPD检测在主板上安装哪种类型的存储器,并且电压调节器根据检测结果输出适合安装在母板上的存储器类型的电压 SPD。

    SYSTEM AND METHOD FOR GENERATING VARIOUS SIMULATION CONDITIONS FOR SIMULATION ANALYSIS
    5.
    发明申请
    SYSTEM AND METHOD FOR GENERATING VARIOUS SIMULATION CONDITIONS FOR SIMULATION ANALYSIS 失效
    用于生成各种模拟条件的系统和方法进行模拟分析

    公开(公告)号:US20070129921A1

    公开(公告)日:2007-06-07

    申请号:US11309042

    申请日:2006-06-13

    IPC分类号: G06F17/50

    摘要: A system for generating various simulation conditions for simulation analysis is disclosed. The system includes: a signal generating module (301) for generating an N-bit binary sequence consisting of “1” and “0” according to signal source parameters; a application module (302) for applying the N-bit binary sequence to generate the various simulation conditions according to control parameters; a noise generating module (303) for generating N influence values of Gauss noises with N standard deviations to N signal bit-widths; and an addition module (304) for adding the Gauss noises to corresponding digital waveform positions of the generated simulation conditions. A related method is also disclosed.

    摘要翻译: 公开了一种用于生成用于模拟分析的各种模拟条件的系统。 该系统包括:根据信号源参数产生由“1”和“0”组成的N位二进制序列的信号产生模块(301) 应用模块(302),用于根据控制参数应用所述N位二进制序列以产生各种仿真条件; 噪声产生模块(303),用于产生具有N个标准偏差N个信号位宽的高斯噪声的N个影响值; 以及用于将高斯噪声加到所产生的模拟条件的相应数字波形位置的加法模块(304)。 还公开了相关方法。

    SYSTEM AND METHOD FOR ANALYZING RESPONSE VALUES SUM OF DIFFERENTIAL SIGNALS
    6.
    发明申请
    SYSTEM AND METHOD FOR ANALYZING RESPONSE VALUES SUM OF DIFFERENTIAL SIGNALS 有权
    用于分析差分信号响应值的系统和方法

    公开(公告)号:US20080010622A1

    公开(公告)日:2008-01-10

    申请号:US11615008

    申请日:2006-12-22

    IPC分类号: G06F17/50

    CPC分类号: G06F17/5036 G06F17/504

    摘要: A method for analyzing response values sum of differential signals includes: receiving configurations of simulation parameters; simulating differential signal paths with an analog transmission channel according to a design file; analyzing the analog transmission channel into different channel modes according to received configurations; simulating a plurality of pulse signals into the analog transmission channel according to the received configurations, and recording an impulse response of each of the channel modes; simulating differential signal transmissions of the differential signals according to the received configurations, and analyzing the differential signal transmissions into different signal modes corresponding to the different channel modes; transforming each signal mode and the impulse response of a corresponding channel mode to respectively generate a first value and a second value by utilizing Fast Fourier Transform Algorithm; multiplying the first value by the second value to generate a third value, and transforming the third value to a fourth value by utilizing an Inverse Fast Fourier Transform Algorithm; and summing all the fourth values corresponding to all of the channel modes to be the response values sum of the differential signals. A related system is also disclosed.

    摘要翻译: 用于分析差分信号的响应值和的方法包括:接收模拟参数的配置; 根据设计文件用模拟传输通道模拟差分信号路径; 根据接收的配置,将模拟传输信道分析成不同的信道模式; 根据接收到的配置将多个脉冲信号模拟成模拟传输信道,并记录每个信道模式的脉冲响应; 根据接收到的配置模拟差分信号的差分信号传输,并将差分信号传输分析成对应于不同信道模式的不同信号模式; 通过利用快速傅立叶变换算法来变换每个信号模式和相应信道模式的脉冲响应,分别产生第一值和第二值; 将第一值乘以第二值以产生第三值,并且通过利用快速傅里叶逆变换算法将第三值变换为第四值; 并将与所有信道模式相对应的所有第四值求和作为差分信号的响应值和。 还公开了相关系统。

    MOTHERBOARD
    7.
    发明申请
    MOTHERBOARD 失效
    母板

    公开(公告)号:US20090096555A1

    公开(公告)日:2009-04-16

    申请号:US11942727

    申请日:2007-11-20

    IPC分类号: H01P5/12

    CPC分类号: G06F13/409

    摘要: A motherboard includes a signal control chip, a signal switch chip connected to the signal control chip via a plurality of first transmission lines, and a complex connector configured for connecting to a first type of transmission device or a second type of transmission device. The signal control chip is connected to the complex connector via the first transmission lines and a plurality of second transmission lines. The signal switch chip is electrically connected to the complex connector via a plurality of third transmission lines. Each second transmission line is connected in series with a first resistor. Each third transmission line is connected in series with a second resistor. When the first type of transmission device is mounted on the complex connector, the signal switch chip and the second resistors are removed. When the second type of transmission device is mounted on the complex connector, the first resistors are removed.

    摘要翻译: 主板包括信号控制芯片,通过多个第一传输线连接到信号控制芯片的信号开关芯片,以及被配置为连接到第一类型的传输设备或第二类型的传输设备的复合连接器。 信号控制芯片通过第一传输线和多条第二传输线连接到复合连接器。 信号开关芯片通过多条第三传输线与复合连接器电连接。 每个第二传输线与第一电阻器串联连接。 每个第三传输线与第二电阻器串联连接。 当第一类型的传输装置安装在复合连接器上时,信号开关芯片和第二电阻器被去除。 当第二类型的传输装置安装在复合连接器上时,第一电阻器被去除。

    OVERDRIVE TOPOLOGY STRUCTURE FOR TRANSMISSION OF RGB SIGNAL
    8.
    发明申请
    OVERDRIVE TOPOLOGY STRUCTURE FOR TRANSMISSION OF RGB SIGNAL 失效
    用于传输RGB信号的扩展拓扑结构

    公开(公告)号:US20100289601A1

    公开(公告)日:2010-11-18

    申请号:US12483260

    申请日:2009-06-12

    IPC分类号: H01P3/00

    摘要: An overdrive topology structure for transmission of a RGB signal includes a signal sending terminal, a signal receiving terminal, and a transmission line to transmit the RGB signal from the signal sending terminal to the signal receiving terminal. The transmission line is divided into a number of section transmission lines. A node is formed between every two section transmission lines. An impedance of a first section transmission line approaching to the signal sending terminal is less than an impedance of a second section transmission line approaching to the first section transmission line to overdrive the RGB signal at a first node between the first and second section transmission lines. At least one node except the first node is grounded via a resistor. An equivalent resistance of the resistor is equal to a resistance of the first resistor.

    摘要翻译: 用于传输RGB信号的过驱动拓扑结构包括信号发送端,信号接收端和传输线,以将RGB信号从信号发送端发送到信号接收端。 传输线被分成多个部分传输线。 在每两段传输线之间形成节点。 接近信号发送端的第一部分传输线的阻抗小于接近第一部分传输线的第二部分传输线的阻抗,以在第一和第二部分传输线之间的第一节点处过驱动RGB信号。 除第一个节点之外的至少一个节点通过电阻器接地。 电阻器的等效电阻等于第一电阻器的电阻。

    PRINTED CIRCUIT BOARD
    9.
    发明申请
    PRINTED CIRCUIT BOARD 失效
    印刷电路板

    公开(公告)号:US20100007429A1

    公开(公告)日:2010-01-14

    申请号:US12205146

    申请日:2008-09-05

    IPC分类号: H01P3/08

    摘要: A printed circuit board includes a plurality of differential pairs arranged thereon side-by-side. Each differential pair includes two transmission lines. Each transmission line includes a plurality of sections of equal length. Every two adjacent sections in each transmission line meet at an angle, and all angles are equal. The length of each section is determined by dividing the distance between two corresponding angles of the two transmission lines of each differential pair by the cosine of half of the angle.

    摘要翻译: 印刷电路板包括并排布置的多个差分对。 每个差分对包括两条传输线。 每个传输线包括多个相等长度的部分。 每个传输线中的每两个相邻部分以一定角度相交,并且所有角度相等。 每个部分的长度通过将每个差分对的两个传输线的两个对应角度之间的距离除以角度的一半的余弦来确定。

    MOTHERBOARD
    10.
    发明申请
    MOTHERBOARD 失效
    母板

    公开(公告)号:US20080059685A1

    公开(公告)日:2008-03-06

    申请号:US11759238

    申请日:2007-06-07

    IPC分类号: G06F13/36

    摘要: A motherboard includes a chipset, a first connector pad suitable for receiving a first type of PCI connector, a second connector pad suitable for receiving a second type of PCI connector, a plurality of first transmission lines, a plurality of second transmission lines, and a plurality of areas for mounting switches. One end of each first transmission line is connected to the chipset, another end of each first transmission line is connected to an end of a corresponding area, one end of each second transmission line is connected to another end of the corresponding area, another end of each second transmission line is connected to the second connector pad, the first connector pad is connected to the plurality of first transmission lines, and the switches are selectively mounted on the plurality of areas.

    摘要翻译: 主板包括芯片组,适于接收第一类型的PCI连接器的第一连接器焊盘,适于接收第二类型的PCI连接器的第二连接器焊盘,多个第一传输线,多条第二传输线,以及 多个安装开关的区域。 每个第一传输线的一端连接到芯片组,每个第一传输线的另一端连接到相应区域的一端,每个第二传输线的一端连接到相应区域的另一端,另一端 每个第二传输线连接到第二连接器焊盘,第一连接器焊盘连接到多个第一传输线,并且开关选择性地安装在多个区域上。