-
公开(公告)号:US10312249B2
公开(公告)日:2019-06-04
申请号:US15808019
申请日:2017-11-09
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Wei-Chang Liu , Zhen Chen , Shen-De Wang , Chuan Sun , Wei Ta , Wang Xiang
IPC: H01L27/11531 , H01L27/11521 , H01L29/423 , H01L29/66 , H01L21/28 , H01L21/3215 , H01L21/266 , H01L29/788
Abstract: A method for forming a semiconductor device is provided, including providing a substrate having a first area comprising first semiconductor structures and a second area, wherein one of the first semiconductor structures comprises a memory gate made of a first polysilicon layer, and a second semiconductor structure comprises a second polysilicon layer disposed within the second area on the substrate; forming an organic material layer on the first semiconductor structures within the first area and on the second polysilicon layer within the second area; and patterning the organic material layer to form a patterned organic material layer, and the organic material layer exposing the memory gates of the first semiconductor structures, wherein a first pre-determined region and a second pre-determined region at the substrate are covered by the patterned organic material layer.
-
公开(公告)号:US09978758B1
公开(公告)日:2018-05-22
申请号:US15613103
申请日:2017-06-02
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Weichang Liu , Zhen Chen , Shen-De Wang , Wang Xiang , Wei Ta , Chuan Sun
IPC: H01L27/115 , H01L29/423 , H01L27/11517 , H01L21/283 , H01L21/02
CPC classification number: H01L21/0214 , H01L21/28282 , H01L21/283 , H01L27/11568 , H01L29/42344
Abstract: A flash memory includes a substrate, a memory gate on the substrate, a charge-storage layer between the memory gate and the substrate, a select gate adjacent to the memory gate, a select gate dielectric layer between the select gate and the substrate, a first oxide-nitride spacer between the memory gate and the select gate, and a second oxide-nitride spacer. The select gate includes an upper portion and a lower portion. The second oxide-nitride spacer is disposed between the first oxide-nitride spacer and the upper portion of the select gate.
-