-
公开(公告)号:US20160049525A1
公开(公告)日:2016-02-18
申请号:US14462550
申请日:2014-08-18
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Weichang Liu , Zhen Chen , Shen-De Wang , Wei Ta , Yi-Shan Chiu , Yuan-Hsiang Chang
IPC: H01L29/792 , H01L29/423 , H01L29/51 , H01L21/02 , H01L21/28 , H01L21/311 , H01L21/3213 , H01L29/66 , H01L29/49
CPC classification number: H01L29/792 , H01L21/28282 , H01L21/31105 , H01L21/31144 , H01L27/11573 , H01L29/42344 , H01L29/4916 , H01L29/513 , H01L29/518 , H01L29/66833
Abstract: A flash memory structure includes a memory gate on a substrate, a select gate adjacent to the memory gate, and an oxide-nitride spacer between the memory gate and the select gate, where the oxide-nitride spacer further includes an oxide layer and a nitride layer having an upper nitride portion and a lower nitride portion, and the upper nitride portion is thinner than the lower nitride portion.
Abstract translation: 闪速存储器结构包括衬底上的存储栅极,与存储栅极相邻的选择栅极以及存储栅极和选择栅极之间的氧化物氮化物间隔物,其中氧化物氮化物间隔物还包括氧化物层和氮化物 层具有上部氮化物部分和下部氮化物部分,并且上部氮化物部分比下部氮化物部分薄。
-
公开(公告)号:US20240321973A1
公开(公告)日:2024-09-26
申请号:US18138728
申请日:2023-04-24
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Cheng-Hua Yang , Chih-Chien CHANG , Shen-De WANG , JIANJUN YANG , Wei Ta , Yuan-Hsiang Chang
CPC classification number: H01L29/404 , H01L29/401 , H01L29/66681 , H01L29/66825 , H01L29/7816 , H10B41/35
Abstract: A power metal-oxide-semiconductor structure includes a semiconductor substrate, a gate electrode disposed above the semiconductor substrate, a field plate, and an electrically conductive pattern. The gate electrode and the field plate are disposed above the semiconductor substrate, the electrically conductive pattern is disposed between the field plate and the semiconductor substrate in a vertical direction, and the field plate and the electrically conductive pattern are located at the same side of the gate electrode in a horizontal direction. A manufacturing method of a power metal-oxide-semiconductor structure includes the following steps. The electrically conductive pattern and the field plate are formed above a first region of the semiconductor substrate. Subsequently, the gate electrode is formed above the first region of the semiconductor substrate.
-
公开(公告)号:US20200043791A1
公开(公告)日:2020-02-06
申请号:US16116730
申请日:2018-08-29
Applicant: United Microelectronics Corp.
Inventor: Wei-Chang Liu , Zhen Chen , Shen-De Wang , Wang Xiang , Wei Ta , Ling-Gang Fang , Shang Xue
IPC: H01L21/8234 , H01L29/66 , H01L27/088
Abstract: A semiconductor device and a manufacturing method thereof are provided. The semiconductor device includes a first gate, a gate dielectric layer, a pair of second gates, a first spacer, and a second spacer. The first gate is disposed on a substrate. The gate dielectric layer is disposed between the first gate and the substrate. The pair of second gates are disposed on the substrate and respectively located at two sides of the first gate, wherein top surfaces of the pair of second gates are higher than a top surface of the first gate. The first spacer is disposed on sidewalls of the pair of second gates protruding from the top surface of the first gate and covers the top surface of the first gate. The second spacer is disposed between the gate dielectric layer and the pair of second gates, between the first gate and the pair of second gates, and between the first spacer and the pair of second gates.
-
公开(公告)号:US10312249B2
公开(公告)日:2019-06-04
申请号:US15808019
申请日:2017-11-09
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Wei-Chang Liu , Zhen Chen , Shen-De Wang , Chuan Sun , Wei Ta , Wang Xiang
IPC: H01L27/11531 , H01L27/11521 , H01L29/423 , H01L29/66 , H01L21/28 , H01L21/3215 , H01L21/266 , H01L29/788
Abstract: A method for forming a semiconductor device is provided, including providing a substrate having a first area comprising first semiconductor structures and a second area, wherein one of the first semiconductor structures comprises a memory gate made of a first polysilicon layer, and a second semiconductor structure comprises a second polysilicon layer disposed within the second area on the substrate; forming an organic material layer on the first semiconductor structures within the first area and on the second polysilicon layer within the second area; and patterning the organic material layer to form a patterned organic material layer, and the organic material layer exposing the memory gates of the first semiconductor structures, wherein a first pre-determined region and a second pre-determined region at the substrate are covered by the patterned organic material layer.
-
公开(公告)号:US09978758B1
公开(公告)日:2018-05-22
申请号:US15613103
申请日:2017-06-02
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Weichang Liu , Zhen Chen , Shen-De Wang , Wang Xiang , Wei Ta , Chuan Sun
IPC: H01L27/115 , H01L29/423 , H01L27/11517 , H01L21/283 , H01L21/02
CPC classification number: H01L21/0214 , H01L21/28282 , H01L21/283 , H01L27/11568 , H01L29/42344
Abstract: A flash memory includes a substrate, a memory gate on the substrate, a charge-storage layer between the memory gate and the substrate, a select gate adjacent to the memory gate, a select gate dielectric layer between the select gate and the substrate, a first oxide-nitride spacer between the memory gate and the select gate, and a second oxide-nitride spacer. The select gate includes an upper portion and a lower portion. The second oxide-nitride spacer is disposed between the first oxide-nitride spacer and the upper portion of the select gate.
-
公开(公告)号:US12249647B2
公开(公告)日:2025-03-11
申请号:US17702831
申请日:2022-03-24
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chih-Chien Chang , Shen-De Wang , Cheng-Hua Yang , Linggang Fang , Jianjun Yang , Wei Ta
IPC: H01L29/78 , H01L27/088 , H01L29/423 , H01L29/66 , H01L29/788
Abstract: A power device includes a substrate, an ion well in the substrate, a body region in the ion well, a source doped region in the body region, a drain doped region in the ion well, and gates on the substrate between the source doped region and the drain doped region. The gates include a first gate adjacent to the source doped region, a second gate adjacent to the drain doped region, and a stacked gate structure between the first gate and the second gate.
-
公开(公告)号:US10699958B2
公开(公告)日:2020-06-30
申请号:US16116730
申请日:2018-08-29
Applicant: United Microelectronics Corp.
Inventor: Wei-Chang Liu , Zhen Chen , Shen-De Wang , Wang Xiang , Wei Ta , Ling-Gang Fang , Shang Xue
IPC: H01L21/8234 , H01L29/66 , H01L27/088 , H01L21/8238 , H01L27/092 , H01L29/423 , H01L29/78 , H01L21/8239
Abstract: A semiconductor device and a manufacturing method thereof are provided. The semiconductor device includes a first gate, a gate dielectric layer, a pair of second gates, a first spacer, and a second spacer. The first gate is disposed on a substrate. The gate dielectric layer is disposed between the first gate and the substrate. The pair of second gates are disposed on the substrate and respectively located at two sides of the first gate, wherein top surfaces of the pair of second gates are higher than a top surface of the first gate. The first spacer is disposed on sidewalls of the pair of second gates protruding from the top surface of the first gate and covers the top surface of the first gate. The second spacer is disposed between the gate dielectric layer and the pair of second gates, between the first gate and the pair of second gates, and between the first spacer and the pair of second gates.
-
公开(公告)号:US20170338239A1
公开(公告)日:2017-11-23
申请号:US15161419
申请日:2016-05-23
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Wei-Chang Liu , Zhen Chen , Shen-De Wang , Wei Ta , Wang Xiang , Yi-Shan Chiu
IPC: H01L27/11582 , H01L29/66
CPC classification number: H01L27/1157 , H01L29/40117 , H01L29/4234
Abstract: A semiconductor structure includes a substrate and a plurality of memory cells disposed on the substrate. Each memory cell includes a gate structure. The gate structures are spaced from each other by a spacing S. Each gate structure includes a dielectric layer and a gate electrode. The dielectric layer has an U-shape and defines an opening toward upside. The gate electrode is disposed in the opening. Each gate structure has a length L. A ratio of S/L is smaller than 1.
-
公开(公告)号:US20150270277A1
公开(公告)日:2015-09-24
申请号:US14220122
申请日:2014-03-19
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Yi-Shan Chiu , Shen-De Wang , ZHEN CHEN , Yuan-Hsiang Chang , Chih-Chien Chang , JIANJUN YANG , Wei Ta
IPC: H01L27/115 , H01L29/66 , H01L29/792 , H01L21/3213 , H01L21/02
CPC classification number: H01L29/66833 , H01L27/1157 , H01L29/42344 , H01L29/792
Abstract: The present invention provides a memory cell, which includes a substrate, a gate dielectric layer, a patterned material layer, a selection gate and a control gate. The gate dielectric layer is disposed on the substrate. The patterned material layer is disposed on the substrate, wherein the patterned material layer comprises a vertical portion and a horizontal portion. The selection gate is disposed on the gate dielectric layer and atone side of the vertical portion of the patterned material layer. The control gate is disposed on the horizontal portion of the patterned material layer and at another side of the vertical portion, wherein the vertical portion protrudes over a top of the selection gate. The present invention further provides another embodiment of a memory cell and manufacturing methods thereof.
Abstract translation: 本发明提供了一种存储单元,其包括基板,栅极介电层,图案化材料层,选择栅极和控制栅极。 栅介电层设置在基板上。 图案化材料层设置在基底上,其中图案化材料层包括垂直部分和水平部分。 选择栅极设置在栅极电介质层和图案化材料层的垂直部分的一侧。 控制栅极设置在图案化材料层的水平部分上并且在垂直部分的另一侧,其中垂直部分在选择栅极的顶部上方突出。 本发明还提供了存储单元的另一实施例及其制造方法。
-
公开(公告)号:US20230268437A1
公开(公告)日:2023-08-24
申请号:US17702831
申请日:2022-03-24
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chih-Chien Chang , Shen-De Wang , Cheng-Hua Yang , LINGGANG FANG , JIANJUN YANG , Wei Ta
IPC: H01L29/78 , H01L29/788 , H01L29/423 , H01L27/088 , H01L29/66
CPC classification number: H01L29/7816 , H01L29/788 , H01L29/42328 , H01L27/088 , H01L29/66484 , H01L29/66825 , H01L29/66689 , H01L29/6656
Abstract: A power device includes a substrate, an ion well in the substrate, a body region in the ion well, a source doped region in the body region, a drain doped region in the ion well, and gates on the substrate between the source doped region and the drain doped region. The gates include a first gate adjacent to the source doped region, a second gate adjacent to the drain doped region, and a stacked gate structure between the first gate and the second gate.
-
-
-
-
-
-
-
-
-