-
公开(公告)号:US20250054883A1
公开(公告)日:2025-02-13
申请号:US18244320
申请日:2023-09-11
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Da-Jun Lin , Bin-Siang Tsai , Fu-Yu Tsai , Chung-Yi Chiu
IPC: H01L23/64 , H01L23/498
Abstract: An interposer includes a substrate having an inductor forming region thereon, a plurality of trenches within the inductor forming region in the substrate, a buffer layer lining interior surfaces of the plurality of trenches and forming air gaps within the plurality of trenches, and an inductor coil pattern embedded in the buffer layer within the inductor forming region.
-
公开(公告)号:US20250008842A1
公开(公告)日:2025-01-02
申请号:US18885729
申请日:2024-09-15
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Tai-Cheng Hou , Fu-Yu Tsai , Bin-Siang Tsai , Da-Jun Lin , Chau-Chung Hou , Wei-Xin Gao
Abstract: A method for fabricating a semiconductor device includes the steps of: providing a substrate, wherein the substrate comprises a MRAM region and a logic region; forming a magnetic tunneling junction (MTJ) on the MRAM region; forming a top electrode on the MTJ; and then performing a flowable chemical vapor deposition (FCVD) process to form a first inter-metal dielectric (IMD) layer around the top electrode and the MTJ.
-
公开(公告)号:US20240423094A1
公开(公告)日:2024-12-19
申请号:US18815799
申请日:2024-08-26
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Da-Jun Lin , Tai-Cheng Hou , Bin-Siang Tsai , Ting-An Chien
Abstract: A semiconductor device includes a magnetic tunneling junction (MTJ) on a substrate, a top electrode on the MTJ, a trapping layer in the top electrode for trapping hydrogen, a first inter-metal dielectric (IMD) layer on the MTJ, and a first metal interconnection in the first IMD layer and on the top electrode. Preferably, a top surface of the trapping layer is lower than a bottom surface of the first IMD layer.
-
公开(公告)号:US12108681B2
公开(公告)日:2024-10-01
申请号:US18376820
申请日:2023-10-04
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Da-Jun Lin , Tai-Cheng Hou , Bin-Siang Tsai , Ting-An Chien
Abstract: A semiconductor device includes a magnetic tunneling junction (MTJ) on a substrate, a top electrode on the MTJ, a trapping layer in the top electrode for trapping hydrogen, a first inter-metal dielectric (IMD) layer on the MTJ, and a first metal interconnection in the first IMD layer and on the top electrode. Preferably, a top surface of the trapping layer is lower than a bottom surface of the first IMD layer.
-
公开(公告)号:US12089512B2
公开(公告)日:2024-09-10
申请号:US18242550
申请日:2023-09-06
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Shih-Wei Su , Da-Jun Lin , Chih-Wei Chang , Bin-Siang Tsai , Ting-An Chien
CPC classification number: H10N70/063 , H10B63/00 , H10N70/028 , H10N70/041 , H10N70/841 , H10N70/8833
Abstract: The invention provides a semiconductor structure, the semiconductor structure includes a substrate, a resistance random access memory on the substrate, an upper electrode, a lower electrode and a resistance conversion layer between the upper electrode and the lower electrode, and a cap layer covering the outer side of the resistance random access memory, the cap layer has an upper half and a lower half, and the upper half and the lower half contain different stresses.
-
公开(公告)号:US20240213304A1
公开(公告)日:2024-06-27
申请号:US18107521
申请日:2023-02-09
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Da-Jun Lin , Bin-Siang Tsai , Fu-Yu Tsai , Chung-Yi Chiu
IPC: H01L27/06 , H01L21/285 , H01L21/768 , H01L23/522 , H01L23/532
CPC classification number: H01L28/60 , H01L21/28556 , H01L21/76843 , H01L21/76877 , H01L23/5226 , H01L23/53228 , H01L23/53295 , H01L27/0629 , H01L27/0647
Abstract: An MIM capacitor structure includes numerous inter-metal dielectrics. A trench is embedded within the inter-metal dielectrics. A capacitor is disposed within the trench. The capacitor includes a first electrode layer, a capacitor dielectric layer and a second electrode layer. The first electrode layer, the capacitor dielectric layer and the second electrode layer fill in and surround the trench. The capacitor dielectric layer is between the first electrode layer and the second electrode layer. A silicon oxide liner surrounds a sidewall of the trench and contacts the first electrode layer.
-
公开(公告)号:US11871677B2
公开(公告)日:2024-01-09
申请号:US17180876
申请日:2021-02-22
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Tai-Cheng Hou , Fu-Yu Tsai , Bin-Siang Tsai , Da-Jun Lin , Chau-Chung Hou , Wei-Xin Gao
Abstract: A method for fabricating a semiconductor device includes the steps of: providing a substrate, wherein the substrate comprises a MRAM region and a logic region; forming a magnetic tunneling junction (MTJ) on the MRAM region; forming a top electrode on the MTJ; and then performing a flowable chemical vapor deposition (FCVD) process to form a first inter-metal dielectric (IMD) layer around the top electrode and the MTJ.
-
公开(公告)号:US20230369436A1
公开(公告)日:2023-11-16
申请号:US17837054
申请日:2022-06-10
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Da-Jun Lin , Fu-Yu Tsai , Bin-Siang Tsai , Chung-Yi Chiu
IPC: H01L29/45 , H01L21/285 , H01L29/66 , H01L29/778 , H01L29/20
CPC classification number: H01L29/452 , H01L21/28575 , H01L29/66462 , H01L29/7787 , H01L29/2003
Abstract: A method for forming ohmic contacts on a compound semiconductor device is disclosed. A channel layer is formed on a substrate. A barrier layer is formed on the channel layer. A passivation layer is formed on the barrier layer. A contact area is formed by etching through the passivation layer and the barrier layer. The channel layer is partially exposed at a bottom of the contact area. A sacrificial metallic layer is conformally deposited on the contact area. The sacrificial metallic layer is subjected to an annealing process, thereby forming a heavily doped region in the channel layer directly under the sacrificial metallic layer. The sacrificial metallic layer is removed to expose the heavily doped region. A metal silicide layer is formed on the heavily doped region.
-
公开(公告)号:US20230369435A1
公开(公告)日:2023-11-16
申请号:US17835956
申请日:2022-06-08
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Da-Jun Lin , Fu-Yu Tsai , Bin-Siang Tsai , Chung-Yi Chiu
IPC: H01L29/45 , H01L29/20 , H01L29/205 , H01L29/778 , H01L29/40 , H01L21/285 , H01L29/66
CPC classification number: H01L29/452 , H01L29/2003 , H01L29/205 , H01L29/7786 , H01L29/401 , H01L21/28575 , H01L29/66462
Abstract: A compound semiconductor device includes a substrate, a channel layer on the substrate, a barrier layer on the channel layer, a passivation layer on the barrier layer, and a contact area recessed into the passivation layer and the barrier layer. The channel layer is partially exposed at a bottom of the contact area. A bi-layer silicide film is disposed on the contact area. A copper contact is disposed on the bi-layer silicide film.
-
公开(公告)号:US11818960B2
公开(公告)日:2023-11-14
申请号:US17394424
申请日:2021-08-05
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Da-Jun Lin , Tai-Cheng Hou , Bin-Siang Tsai , Ting-An Chien
Abstract: A semiconductor device includes a magnetic tunneling junction (MTJ) on a substrate, a top electrode on the MTJ, a trapping layer in the top electrode for trapping hydrogen, a first inter-metal dielectric (IMD) layer on the MTJ, and a first metal interconnection in the first IMD layer and on the top electrode. Preferably, a top surface of the trapping layer is lower than a bottom surface of the first IMD layer.
-
-
-
-
-
-
-
-
-