-
公开(公告)号:US20210272812A1
公开(公告)日:2021-09-02
申请号:US16806383
申请日:2020-03-02
Applicant: GLOBALFOUNDRIES U.S. Inc.
Inventor: Siva P. Adusumilli , Anthony K. Stamper , Michel J. Abou-Khalil , John J. Ellis-Monaghan , Bojidha Babu
IPC: H01L21/265 , H01L29/04 , H01L21/324 , H01L21/762
Abstract: Structures including electrical isolation and methods of forming a structure including electrical isolation. A first polycrystalline layer is located in a substrate, and a second polycrystalline layer is positioned between the first polycrystalline layer and a top surface of the substrate. The substrate includes a first portion of the single-crystal semiconductor material that is positioned between the second polycrystalline layer and the top surface of the substrate. The substrate includes a second portion of the single-crystal semiconductor material that is positioned between the first polycrystalline layer and the second polycrystalline layer. The first polycrystalline layer has a thickness. The second polycrystalline layer has a portion with a thickness that is greater than the thickness of the first polycrystalline layer.
-
公开(公告)号:US11848324B2
公开(公告)日:2023-12-19
申请号:US17483104
申请日:2021-09-23
Applicant: GLOBALFOUNDRIES U.S. Inc.
Inventor: Ephrem G. Gebreselasie , Steven M. Shank , Alain F. Loiseau , Robert J. Gauthier, Jr. , Michel J. Abou-Khalil , Ahmed Y. Ginawi
IPC: H01L27/06 , H01L23/525 , H01L21/8234
CPC classification number: H01L27/0629 , H01L21/823481 , H01L23/5256
Abstract: The present disclosure relates to semiconductor structures and, more particularly, to an eFuse and gate structure on a triple-well and methods of manufacture. The structure includes: a substrate comprising a bounded region; a gate structure formed within the bounded region; and an eFuse formed within the bounded region and electrically connected to the gate structure.
-
公开(公告)号:US11728348B2
公开(公告)日:2023-08-15
申请号:US17498241
申请日:2021-10-11
Applicant: GLOBALFOUNDRIES U.S. Inc.
Inventor: Anthony K. Stamper , Steven M. Shank , Siva P. Adusumilli , Michel J. Abou-Khalil
IPC: H01L23/31 , H01L27/12 , H01L27/02 , H01L29/16 , H01L29/08 , H01L29/417 , H01L29/10 , H01L29/40 , H01L21/762 , H01L21/311 , H01L21/02 , H01L21/84 , H01L21/3065 , H01L29/66
CPC classification number: H01L27/1203 , H01L21/02532 , H01L21/3065 , H01L21/31111 , H01L21/7624 , H01L21/84 , H01L27/0207 , H01L29/0847 , H01L29/1087 , H01L29/16 , H01L29/401 , H01L29/41758 , H01L29/665
Abstract: The present disclosure relates to semiconductor structures and, more particularly, to vertically stacked field effect transistors and methods of manufacture. The structure includes: at least one lower gate structure on a bottom of a trench formed in substrate material; insulator material partially filling trench and over the at least one lower gate structure; an epitaxial material on the insulator material and isolated from sidewalls of the trench; and at least one upper gate structure stacked vertically above the at least one lower gate structure and located on the epitaxial material.
-
公开(公告)号:US11658177B2
公开(公告)日:2023-05-23
申请号:US17113473
申请日:2020-12-07
Applicant: GLOBALFOUNDRIES U.S. Inc.
Inventor: Anthony K. Stamper , Michel J. Abou-Khalil , John J. Ellis-Monaghan , Randy Wolf , Alvin J. Joseph , Aaron Vallett
CPC classification number: H01L27/0285 , H01L27/0218 , H01L29/0619 , H01L29/0649
Abstract: Semiconductor device structures with substrate biasing, methods of forming a semiconductor device structure with substrate biasing, and methods of operating a semiconductor device structure with substrate biasing. A substrate contact is coupled to a portion of a bulk semiconductor substrate in a device region. The substrate contact is configured to be biased with a negative bias voltage. A field-effect transistor includes a semiconductor body in the device region of the bulk semiconductor substrate. The semiconductor body is electrically isolated from the portion of the bulk semiconductor substrate.
-
公开(公告)号:US20220181317A1
公开(公告)日:2022-06-09
申请号:US17113473
申请日:2020-12-07
Applicant: GLOBALFOUNDRIES U.S. Inc.
Inventor: Anthony K. Stamper , Michel J. Abou-Khalil , John J. Ellis-Monaghan , Randy Wolf , Alvin J. Joseph , Aaron Vallett
Abstract: Semiconductor device structures with substrate biasing, methods of forming a semiconductor device structure with substrate biasing, and methods of operating a semiconductor device structure with substrate biasing. A substrate contact is coupled to a portion of a bulk semiconductor substrate in a device region. The substrate contact is configured to be biased with a negative bias voltage. A field-effect transistor includes a semiconductor body in the device region of the bulk semiconductor substrate. The semiconductor body is electrically isolated from the portion of the bulk semiconductor substrate.
-
公开(公告)号:US11315825B2
公开(公告)日:2022-04-26
申请号:US16553737
申请日:2019-08-28
Applicant: GLOBALFOUNDRIES U.S. Inc.
Inventor: Michel J. Abou-Khalil , Aaron Vallett , Steven M. Shank , Bojidha Babu , John J. Ellis-Monaghan , Anthony K. Stamper
IPC: H01L21/762 , H01L29/06 , H01L21/265 , H01L21/324
Abstract: Structures including electrical isolation and methods associated with forming such structures. A semiconductor layer has a top surface, a polycrystalline region, and a single-crystal region between the polycrystalline region and the top surface. An isolation band is located beneath the single-crystal region. The isolation band contains a first concentration of an n-type dopant and a second concentration of a p-type dopant, and a net difference between the first concentration and the second concentration is within a range of about five percent to about fifteen percent.
-
-
-
-
-