-
公开(公告)号:US20210249523A1
公开(公告)日:2021-08-12
申请号:US17233063
申请日:2021-04-16
Applicant: Intel Corporation
Inventor: Tahir GHANI , Byron HO , Curtis W. WARD , Michael L. HATTENDORF , Christopher P. AUTH
IPC: H01L29/66 , H01L29/78 , H01L27/088 , H01L21/762 , H01L29/06 , H01L21/8234 , H01L21/768 , H01L23/522 , H01L23/532 , H01L29/165 , H01L29/417 , H01L21/033 , H01L21/28 , H01L21/285 , H01L21/308 , H01L21/311 , H01L21/8238 , H01L23/528 , H01L27/092 , H01L27/11 , H01L49/02 , H01L29/08 , H01L29/51 , H01L27/02 , H01L21/02 , H01L29/167
Abstract: Embodiments of the disclosure are in the field of advanced integrated circuit structure fabrication and, in particular, 10 nanometer node and smaller integrated circuit structure fabrication and the resulting structures. In an example, an integrated circuit structure includes a fin. A first isolation structure separates a first end of a first portion of the fin from a first end of a second portion of the fin, the first end of the first portion of the fin having a depth. A gate structure is over the top of and laterally adjacent to the sidewalls of a region of the first portion of the fin. A second isolation structure is over a second end of a first portion of the fin, the second end of the first portion of the fin having a depth different than the depth of the first end of the first portion of the fin.
-
公开(公告)号:US20200343366A1
公开(公告)日:2020-10-29
申请号:US16925573
申请日:2020-07-10
Applicant: Intel Corporation
Inventor: Tahir GHANI , Byron HO , Curtis W. WARD , Michael L. HATTENDORF , Christopher P. AUTH
IPC: H01L29/66 , H01L29/78 , H01L27/088 , H01L21/762 , H01L29/06 , H01L21/8234 , H01L21/768 , H01L23/522 , H01L23/532 , H01L29/165 , H01L29/417 , H01L21/033 , H01L21/28 , H01L21/285 , H01L21/308 , H01L21/311 , H01L21/8238 , H01L23/528 , H01L27/092 , H01L27/11 , H01L49/02 , H01L29/08 , H01L29/51 , H01L27/02 , H01L21/02 , H01L29/167
Abstract: Embodiments of the disclosure are in the field of advanced integrated circuit structure fabrication and, in particular, 10 nanometer node and smaller integrated circuit structure fabrication and the resulting structures. In an example, an integrated circuit structure includes a fin. A first isolation structure separates a first end of a first portion of the fin from a first end of a second portion of the fin, the first end of the first portion of the fin having a depth. A gate structure is over the top of and laterally adjacent to the sidewalls of a region of the first portion of the fin. A second isolation structure is over a second end of a first portion of the fin, the second end of the first portion of the fin having a depth different than the depth of the first end of the first portion of the fin.
-
公开(公告)号:US20200066629A1
公开(公告)日:2020-02-27
申请号:US16346873
申请日:2016-12-23
Applicant: Intel Corporation
Inventor: Richard E. SCHENKER , Robert L. BRISTOL , Kevin L. LIN , Florian GSTREIN , James M. BLACKWELL , Marie KRYSAK , Manish CHANDHOK , Paul A. NYHUS , Charles H. WALLACE , Curtis W. WARD , Swaminathan SIVAKUMAR , Elliot N. TAN
IPC: H01L23/528 , H01L27/088 , H01L23/532 , H01L29/78 , H01L23/522
Abstract: Advanced lithography techniques including sub-10 nm pitch patterning and structures resulting therefrom are described. Self-assembled devices and their methods of fabrication are described.
-
-