ESD protection circuit for RFID tag
    11.
    发明授权
    ESD protection circuit for RFID tag 有权
    RFID标签的ESD保护电路

    公开(公告)号:US08324658B2

    公开(公告)日:2012-12-04

    申请号:US12759743

    申请日:2010-04-14

    IPC分类号: H01L29/73

    CPC分类号: H01L29/73

    摘要: An electrostatic discharge (ESD) protection circuit structure includes a dual directional silicon controlled rectifier (SCR) formed in a substrate. The SCR includes first and second P-wells laterally interposed by an N-well. A deep N-well is disposed underneath the P-wells and the N-well. First and second N-type regions are disposed in the first and second P-wells, respectively, and are coupled to a pair of pads. First and second P-type regions are disposed in the first and second P-wells, respectively, are coupled to the pads, and are disposed closer to the N-well than the first and second N-type regions, respectively.

    摘要翻译: 静电放电(ESD)保护电路结构包括形成在衬底中的双向可控硅整流器(SCR)。 SCR包括由N阱横向插入的第一和第二P阱。 深井N井位于P井和N井的下面。 第一和第二N型区域分别设置在第一和第二P阱中,并且耦合到一对焊盘。 第一和第二P型区域分别设置在第一和第二P阱中,分别耦合到焊盘,并且分别设置成比第一和第二N型区域更靠近N阱。

    CMOS millimeter-wave variable-gain low-noise amplifier
    12.
    发明授权
    CMOS millimeter-wave variable-gain low-noise amplifier 有权
    CMOS毫米波可变增益低噪声放大器

    公开(公告)号:US08279008B2

    公开(公告)日:2012-10-02

    申请号:US12851705

    申请日:2010-08-06

    IPC分类号: H03G3/30 H03F1/22 H03F3/16

    摘要: A low-noise amplifier (LNA) includes a first cascode gain stage coupled to an input node for increasing an amplitude of an RF input signal. A first variable gain network is coupled to the first cascode gain stage and includes a first inductor for boosting a gain of the first cascode gain stage, a first capacitor coupled to the first inductor for blocking a direct current (DC) voltage, and a first switch coupled to the first inductor and to the first capacitor. The first switch is configured to selectively couple the first inductor to the first cascode gain stage in response to a first control signal.

    摘要翻译: 低噪声放大器(LNA)包括耦合到输入节点的第一共源共同增益级,用于增加RF输入信号的幅度。 第一可变增益网络耦合到第一共源共同增益级,并且包括用于升高第一共源共享增益级的增益的第一电感器,耦合到第一电感器以阻止直流(DC)电压的第一电容器,以及第一可变增益网络 开关耦合到第一电感器和第一电容器。 第一开关被配置为响应于第一控制信号选择性地将第一电感器耦合到第一共源共享增益级。

    DIVIDER-LESS PHASE LOCKED LOOP (PLL)
    13.
    发明申请
    DIVIDER-LESS PHASE LOCKED LOOP (PLL) 有权
    无相位锁相环(PLL)

    公开(公告)号:US20140049329A1

    公开(公告)日:2014-02-20

    申请号:US13586033

    申请日:2012-08-15

    IPC分类号: H03L7/099

    摘要: One or more techniques and systems for a divider-less phase locked loop (PLL) and associated phase detector (PD) are provided herein. In some embodiments, a pulse phase detector (pulsePD) signal, a voltage controlled oscillator positive differential (VCOP) signal, and a voltage controlled oscillator negative differential (VCON) signal are received. An up signal and a down signal for a first charge pump (CP) and an up signal and a down signal for a second CP are generated based on the pulsePD signal, the VCOP signal, and the VCON signal. For example, CP signals are generated to control the first CP and the second CP, respectively. In some embodiments, CP signals are generated such that the CPs facilitate adjustment of a zero crossing phase of the VCON and VCOP signals with respect to the pulsePD signal. In this manner, a divider-less PLL is provided, thus mitigating PLL power consumption.

    摘要翻译: 本文提供了一种用于无分频锁相环(PLL)和相关相位检测器(PD)的技术和系统。 在一些实施例中,接收脉冲相位检测器(pulsePD)信号,压控振荡器正差分(VCOP)信号和压控振荡器负差分(VCON)信号。 基于pulsePD信号,VCOP信号和VCON信号产生用于第一电荷泵(CP)的上升信号和下降信号以及用于第二CP的上升信号和下降信号。 例如,生成CP信号以分别控制第一CP和第二CP。 在一些实施例中,产生CP信号,使得CP有助于调整相对于pulsePD信号的VCON和VCOP信号的零交叉相位。 以这种方式,提供无分频PLL,从而减轻PLL功耗。

    Method and apparatus for amplifying a time difference
    14.
    发明授权
    Method and apparatus for amplifying a time difference 有权
    用于放大时差的方法和装置

    公开(公告)号:US08476972B2

    公开(公告)日:2013-07-02

    申请号:US12813620

    申请日:2010-06-11

    IPC分类号: G06G7/12 G06G7/26

    CPC分类号: G04F10/005

    摘要: A time amplifier circuit has first and second inverters and first and second pull-down paths. Each inverter includes a first NMOS transistor and a first PMOS transistor. A source of the first NMOS transistor is coupled to a ground node directly or through a first additional NMOS transistor having a gate coupled to a respective input node. The first and second inverters are coupled to first and second input nodes and to first and second output nodes, respectively. The first pull-down path is from the first output node to the ground node and is enabled in response to the first input signal and the second output signal being high. The second pull-down path is from the second output node to ground and is enabled in response to the second input signal and the first output signal being high.

    摘要翻译: 时间放大器电路具有第一和第二反相器以及第一和第二下拉通路。 每个反相器包括第一NMOS晶体管和第一PMOS晶体管。 第一NMOS晶体管的源极直接或通过具有耦合到相应输入节点的栅极的第一附加NMOS晶体管耦合到接地节点。 第一和第二反相器分别耦合到第一和第二输入节点以及第一和第二输出节点。 第一下拉路径从第一输出节点到接地节点,并且响应于第一输入信号而使第二输出信号为高。 第二下拉路径从第二输出节点到地,并且响应于第二输入信号并且第一输出信号为高而使能。

    Low-noise amplifier with gain enhancement
    15.
    发明授权
    Low-noise amplifier with gain enhancement 有权
    具有增益增益的低噪声放大器

    公开(公告)号:US08427240B2

    公开(公告)日:2013-04-23

    申请号:US12968342

    申请日:2010-12-15

    IPC分类号: H03F3/04

    摘要: A low-noise amplifier (“LNA”) includes a first cascode gain stage including a first complementary metal oxide semiconductor (“CMOS”) transistor configured to receive a radio frequency (“RF”) input signal and a second CMOS transistor coupled to an output node. The first inductive gate network is coupled to a gate of the second CMOS transistor for increasing a gain of the first cascode gain stage. The first inductive gate network has a non-zero inductive input impedance and includes at least one passive circuit element.

    摘要翻译: 低噪声放大器(“LNA”)包括第一共源共栅增益级,其包括被配置为接收射频(“RF”)输入信号的第一互补金属氧化物半导体(“CMOS”)晶体管和耦合到 输出节点。 第一感应栅极网络耦合到第二CMOS晶体管的栅极,用于增加第一共源共栅增益级的增益。 第一感应栅极网络具有非零电感输入阻抗并且包括至少一个无源电路元件。

    Capacitor coupled quadrature voltage controlled oscillator
    16.
    发明授权
    Capacitor coupled quadrature voltage controlled oscillator 有权
    电容耦合正交压控振荡器

    公开(公告)号:US08258879B2

    公开(公告)日:2012-09-04

    申请号:US12907294

    申请日:2010-10-19

    IPC分类号: H03L7/00

    摘要: A quadrature oscillator includes a first oscillator having a first second-order harmonic node, a second oscillator having a second second-order harmonic node, and at least one capacitor coupling the first second-order harmonic node and the second second-order harmonic node. The first oscillator is configured to supply an in-phase signal and the second oscillator is configured to supply a quadrature signal.

    摘要翻译: 正交振荡器包括具有第一二次谐波节点的第一振荡器,具有第二二次谐波节点的第二振荡器和耦合第一二次谐波节点和第二二次谐波节点的至少一个电容器。 第一振荡器被配置为提供同相信号,并且第二振荡器被配置为提供正交信号。

    CASCODE CMOS STRUCTURE
    17.
    发明申请
    CASCODE CMOS STRUCTURE 有权
    CASCODE CMOS结构

    公开(公告)号:US20110215420A1

    公开(公告)日:2011-09-08

    申请号:US12766972

    申请日:2010-04-26

    IPC分类号: H01L27/088 G06F17/50

    摘要: A MOS device includes an active area having first and second contacts. First and second gates are disposed between the first and second contacts. The first gate is disposed adjacent to the first contact and has a third contact. The second gate is disposed adjacent to the second contact and has a fourth contact coupled to the third contact. A transistor defined by the active area and the first gate has a first threshold voltage, and a transistor defined by the active area and the second gate has a second threshold voltage.

    摘要翻译: MOS器件包括具有第一和第二触点的有源区。 第一和第二栅极设置在第一和第二触点之间。 第一门被设置成与第一接触相邻并且具有第三接触。 第二栅极被设置成与第二触点相邻并且具有耦合到第三触点的第四触点。 由有源区和第一栅极限定的晶体管具有第一阈值电压,并且由有源区和第二栅极限定的晶体管具有第二阈值电压。

    Divider-less phase locked loop (PLL)
    18.
    发明授权
    Divider-less phase locked loop (PLL) 有权
    无分频锁相环(PLL)

    公开(公告)号:US08890626B2

    公开(公告)日:2014-11-18

    申请号:US13586033

    申请日:2012-08-15

    IPC分类号: H03K3/03

    摘要: One or more techniques and systems for a divider-less phase locked loop (PLL) and associated phase detector (PD) are provided herein. In some embodiments, a pulse phase detector (pulsePD) signal, a voltage controlled oscillator positive differential (VCOP) signal, and a voltage controlled oscillator negative differential (VCON) signal are received. An up signal and a down signal for a first charge pump (CP) and an up signal and a down signal for a second CP are generated based on the pulsePD signal, the VCOP signal, and the VCON signal. For example, CP signals are generated to control the first CP and the second CP, respectively. In some embodiments, CP signals are generated such that the CPs facilitate adjustment of a zero crossing phase of the VCON and VCOP signals with respect to the pulsePD signal. In this manner, a divider-less PLL is provided, thus mitigating PLL power consumption.

    摘要翻译: 本文提供了一种用于无分频锁相环(PLL)和相关相位检测器(PD)的技术和系统。 在一些实施例中,接收脉冲相位检测器(pulsePD)信号,压控振荡器正差分(VCOP)信号和压控振荡器负差分(VCON)信号。 基于pulsePD信号,VCOP信号和VCON信号产生用于第一电荷泵(CP)的上升信号和下降信号以及用于第二CP的上升信号和下降信号。 例如,生成CP信号以分别控制第一CP和第二CP。 在一些实施例中,产生CP信号,使得CP有助于调整相对于pulsePD信号的VCON和VCOP信号的零交叉相位。 以这种方式,提供无分频PLL,从而减轻PLL功耗。