-
公开(公告)号:US20240387257A1
公开(公告)日:2024-11-21
申请号:US18788514
申请日:2024-07-30
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chung-Chiang Wu , Po-Cheng Chen , Kuo-Chan Huang , Pin-Hsuan Yeh , Wei-Chin Lee , Hsien-Ming Lee , Chien-Hao Chen , Chi On Chui
IPC: H01L21/768 , H01L29/423 , H01L29/78
Abstract: A method includes forming a gate electrode on a semiconductor region, recessing the gate electrode to generate a recess, performing a first deposition process to form a first metallic layer on the gate electrode and in the recess, wherein the first deposition process is performed using a first precursor, and performing a second deposition process to form a second metallic layer on the first metallic layer using a second precursor different from the first precursor. The first metallic layer and the second metallic layer comprise a same metal. The method further incudes forming a dielectric hard mask over the second metallic layer, and forming a gate contact plug penetrating through the dielectric hard mask. The gate contact plug contacts a top surface of the second metallic layer.
-
公开(公告)号:US20210242081A1
公开(公告)日:2021-08-05
申请号:US16884837
申请日:2020-05-27
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chung-Chiang Wu , Po-Cheng Chen , Kuo-Chan Huang , Pin-Hsuan Yeh , Wei-Chin Lee , Hsien-Ming Lee , Chien-Hao Chen , Chi On Chui
IPC: H01L21/768 , H01L29/423 , H01L29/78
Abstract: A method includes forming a gate electrode on a semiconductor region, recessing the gate electrode to generate a recess, performing a first deposition process to form a first metallic layer on the gate electrode and in the recess, wherein the first deposition process is performed using a first precursor, and performing a second deposition process to form a second metallic layer on the first metallic layer using a second precursor different from the first precursor. The first metallic layer and the second metallic layer comprise a same metal. The method further incudes forming a dielectric hard mask over the second metallic layer, and forming a gate contact plug penetrating through the dielectric hard mask. The gate contact plug contacts a top surface of the second metallic layer.
-
公开(公告)号:US20210082768A1
公开(公告)日:2021-03-18
申请号:US16568518
申请日:2019-09-12
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Shao-Jyun Wu , Hung-Chi Wu , Chia-Ching Lee , Pin-Hsuan Yeh , Hung-Chin Chung , Hsien-Ming Lee , Chien-Hao Chen , Sheng-Liang Pan , Huan-Just Lin
IPC: H01L21/8234 , H01L29/417 , H01L29/66 , H01L29/78
Abstract: An improved work function layer and a method of forming the same are disclosed. In an embodiment, the method includes forming a semiconductor fin extending from a substrate; depositing a dielectric layer over the semiconductor fin; depositing a first work function layer over the dielectric layer; and exposing the first work function layer to a metastable plasma of a first reaction gas, a metastable plasma of a generation gas, and a metastable plasma of a second reaction gas, the first reaction gas being different from the second reaction gas.
-
公开(公告)号:US20230317457A1
公开(公告)日:2023-10-05
申请号:US18330885
申请日:2023-06-07
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Hsiao-Kuan Wei , Hsien-Ming Lee , Chin-You Hsu , Hsin-Yun Hsu , Pin-Hsuan Yeh
IPC: H01L21/28 , H01L29/51 , H01L21/285 , H01L29/40 , H01L29/49 , H01L21/3213 , H01L21/02
CPC classification number: H01L21/28185 , H01L29/513 , H01L21/28556 , H01L29/401 , H01L29/4966 , H01L21/32134 , H01L21/02321 , H01L21/28097 , H01L21/28518 , H01L21/28568 , H01L29/785
Abstract: Generally, the present disclosure provides example embodiments relating to formation of a gate structure of a device, such as in a replacement gate process, and the device formed thereby. In an example method, a gate dielectric layer is formed over an active area on a substrate. A dummy layer that contains a passivating species (such as fluorine) is formed over the gate dielectric layer. A thermal process is performed to drive the passivating species from the dummy layer into the gate dielectric layer. The dummy layer is removed. A metal gate electrode is formed over the gate dielectric layer. The gate dielectric layer includes the passivating species before the metal gate electrode is formed.
-
公开(公告)号:US11710638B2
公开(公告)日:2023-07-25
申请号:US17334255
申请日:2021-05-28
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Hsiao-Kuan Wei , Hsien-Ming Lee , Chin-You Hsu , Hsin-Yun Hsu , Pin-Hsuan Yeh
IPC: H01L21/28 , H01L29/51 , H01L21/285 , H01L29/40 , H01L29/49 , H01L21/3213 , H01L21/02 , H01L29/78 , H01L29/66
CPC classification number: H01L21/28185 , H01L21/02321 , H01L21/28556 , H01L21/32134 , H01L29/401 , H01L29/4966 , H01L29/513 , H01L21/28088 , H01L21/28097 , H01L21/28518 , H01L21/28568 , H01L29/66795 , H01L29/785
Abstract: Generally, the present disclosure provides example embodiments relating to formation of a gate structure of a device, such as in a replacement gate process, and the device formed thereby. In an example method, a gate dielectric layer is formed over an active area on a substrate. A dummy layer that contains a passivating species (such as fluorine) is formed over the gate dielectric layer. A thermal process is performed to drive the passivating species from the dummy layer into the gate dielectric layer. The dummy layer is removed. A metal gate electrode is formed over the gate dielectric layer. The gate dielectric layer includes the passivating species before the metal gate electrode is formed.
-
公开(公告)号:US11532509B2
公开(公告)日:2022-12-20
申请号:US16884837
申请日:2020-05-27
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chung-Chiang Wu , Po-Cheng Chen , Kuo-Chan Huang , Pin-Hsuan Yeh , Wei-Chin Lee , Hsien-Ming Lee , Chien-Hao Chen , Chi On Chui
IPC: H01L21/768 , H01L29/78 , H01L29/423
Abstract: A method includes forming a gate electrode on a semiconductor region, recessing the gate electrode to generate a recess, performing a first deposition process to form a first metallic layer on the gate electrode and in the recess, wherein the first deposition process is performed using a first precursor, and performing a second deposition process to form a second metallic layer on the first metallic layer using a second precursor different from the first precursor. The first metallic layer and the second metallic layer comprise a same metal. The method further incudes forming a dielectric hard mask over the second metallic layer, and forming a gate contact plug penetrating through the dielectric hard mask. The gate contact plug contacts a top surface of the second metallic layer.
-
公开(公告)号:US20220367261A1
公开(公告)日:2022-11-17
申请号:US17813806
申请日:2022-07-20
Applicant: Taiwan Semiconductor Manufacturing CO., Ltd.
Inventor: Chung-Chiang Wu , Po-Cheng Chen , Kuo-Chan Huang , Pin-Hsuan Yeh , Wei-Chin Lee , Hsien-Ming Lee , Chien-Hao Chen , Chi On Chui
IPC: H01L21/768 , H01L29/78 , H01L29/423
Abstract: A method includes forming a gate electrode on a semiconductor region, recessing the gate electrode to generate a recess, performing a first deposition process to form a first metallic layer on the gate electrode and in the recess, wherein the first deposition process is performed using a first precursor, and performing a second deposition process to form a second metallic layer on the first metallic layer using a second precursor different from the first precursor. The first metallic layer and the second metallic layer comprise a same metal. The method further incudes forming a dielectric hard mask over the second metallic layer, and forming a gate contact plug penetrating through the dielectric hard mask. The gate contact plug contacts a top surface of the second metallic layer.
-
-
-
-
-
-