Display Panel and Display Device
    21.
    发明申请

    公开(公告)号:US20210341780A1

    公开(公告)日:2021-11-04

    申请号:US16335862

    申请日:2018-09-06

    Abstract: A display panel and a display device are provided. In the display panel, a plurality of main spacers and a plurality of auxiliary spacers are disposed on a side of a first substrate close to a second substrate, the second substrate further includes a plurality of first lug bosses and a plurality of second lug bosses; an orthographic projection of the main spacers on the second substrate is at least partially overlapped with an orthographic projection of a corresponding first lug boss on the second substrate; an orthographic projection of the auxiliary spacers on the second substrate is away from an orthographic projection of a corresponding second lug boss on the second substrate by a preset distance; and the distance between each of the auxiliary spacers and the corresponding second lug boss is less than a height of the first lug bosses.

    Array Substrate and Display Device
    23.
    发明申请

    公开(公告)号:US20190051679A1

    公开(公告)日:2019-02-14

    申请号:US16160223

    申请日:2018-10-15

    Abstract: Disclosed is an array substrate and a display device. The array substrate includes: a plurality of gate lines and a plurality of data lines formed on a base substrate, and a plurality of pixel units defined by the plurality of gate lines and the plurality of data lines intersecting each other, wherein each pixel unit includes a thin film transistor and a pixel electrode connected with the thin film transistor, the pixel electrode, the data line, as well as an active layer, a source and a drain of the thin film transistor are disposed in a same layer and are formed through a single patterning process,

    Liquid crystal display panel, fabrication method thereof and display device

    公开(公告)号:US10191330B2

    公开(公告)日:2019-01-29

    申请号:US14895091

    申请日:2015-05-05

    Abstract: A liquid crystal display panel, a fabrication method thereof and a display device are provided. The liquid crystal display panel comprises: an opposed substrate (10) and an array substrate (20) arranged opposite to each other, and a liquid crystal layer (30) filled between the opposed substrate (10) and the array substrate (20). Alignment films (40) having opposite friction directions are provided on opposing surfaces of the opposed substrate (10) and the array substrate (20), respectively. The liquid crystal display panel has a plurality of pixel units which are arranged in array, and each of the pixel units comprises two pixel regions (A, B) along the friction direction of the alignment film. In each of the pixel units, a surface of the opposed substrate (10) facing the liquid crystal layer (30) or a surface of the array substrate (20) facing the liquid crystal layer (30) within at least one of the two pixel regions is inclined, so that a mean value of included angles between long axes of liquid crystal molecules in the liquid crystal layer within one of the two pixel regions and a horizontal plane where the opposed substrate (10) and the array substrate (20) are located and a mean value of included angles between long axes of liquid crystal molecules in the liquid crystal layer within the other of the two pixel regions and the horizontal plane where the opposed substrate (10) and the array substrate (20) are located has a same absolute value and a sum of zero.

    Array substrate, method for manufacturing the same, and display device

    公开(公告)号:US09659978B2

    公开(公告)日:2017-05-23

    申请号:US14935351

    申请日:2015-11-06

    CPC classification number: H01L27/1259 H01L27/1255

    Abstract: An array substrate includes a GOA circuit area and a display area, the GOA circuit area includes a TFT area and a lead-wire area, the display area includes a data line and a gate line. The GOA circuit area is provided with at least one first via and at least one second via, a data-line metal layer is disposed at the bottom of the at least one first via, and a gate-line metal layer is disposed at the bottom of the at least one second via. The GOA circuit area further includes a first electrode and a second electrode, the data-line metal layer is electrically connected to one electrode through the at least one first via, the gate-line metal layer is electrically connected to the other electrode through the at least one second via, such that a capacitor is formed between the first electrode and the second electrode.

Patent Agency Ranking