Non-volatile semiconductor memory device and method of manufacturing the same
    21.
    发明授权
    Non-volatile semiconductor memory device and method of manufacturing the same 失效
    非易失性半导体存储器件及其制造方法

    公开(公告)号:US08330216B2

    公开(公告)日:2012-12-11

    申请号:US12345088

    申请日:2008-12-29

    IPC分类号: H01L29/66

    摘要: A non-volatile semiconductor memory device includes a first columnar semiconductor layer and a plurality of first conductive layers formed such that a charge storage layer for storing charges is sandwiched between the first conductive layers and the first columnar semiconductor layer. Also, the non-volatile semiconductor memory device includes a second columnar semiconductor layer and a second conductive layer formed such that an insulating layer is sandwiched between the second conductive layer and the second columnar semiconductor layer, the second conductive layer being repeatedly provided in a line form by providing a certain interval in a first direction perpendicular to a laminating direction. A first sidewall conductive layer being in contact with the second conductive layer and extending in the first direction is formed on a sidewall along a longitudinal direction of the second conductive layer.

    摘要翻译: 非挥发性半导体存储器件包括第一柱状半导体层和形成为使得用于存储电荷的电荷存储层夹在第一导电层和第一柱状半导体层之间的多个第一导电层。 此外,非挥发性半导体存储器件包括第二柱状半导体层和形成为使得绝缘层夹在第二导电层和第二柱状半导体层之间的第二导电层,第二导电层重复地设置在一行中 通过在与层叠方向垂直的第一方向上设置一定间隔来形成。 沿着第二导电层的纵向方向在侧壁上形成与第二导电层接触并沿第一方向延伸的第一侧壁导电层。

    Nonvolatile semiconductor memory device and method for manufacturing the same
    22.
    发明授权
    Nonvolatile semiconductor memory device and method for manufacturing the same 有权
    非易失性半导体存储器件及其制造方法

    公开(公告)号:US08274108B2

    公开(公告)日:2012-09-25

    申请号:US12705231

    申请日:2010-02-12

    IPC分类号: H01L29/788 H01L21/336

    摘要: A nonvolatile semiconductor memory device, includes: a stacked body including a plurality of insulating films alternately stacked with a plurality of electrode films, the electrode films being divided to form a plurality of control gate electrodes aligned in a first direction; a plurality of semiconductor pillars aligned in a stacking direction of the stacked body, the semiconductor pillars being arranged in a matrix configuration along the first direction and a second direction intersecting the first direction to pierce the control gate electrodes; and a connection member connecting a lower end portion of one of the semiconductor pillars to a lower end portion of one other of the semiconductor pillars, an upper end portion of the one of the semiconductor pillars being connected to a source line, an upper end portion of the one other of the semiconductor pillars being connected to a bit line. At least some of the control gate electrodes are pierced by two of the semiconductor pillars adjacent to each other in the second direction. Two of the semiconductor pillars being connected to each other by the connection member pierce mutually different control gate electrodes.

    摘要翻译: 一种非易失性半导体存储器件,包括:堆叠体,包括交替层叠有多个电极膜的多个绝缘膜,所述电极膜被分割以形成沿第一方向排列的多个控制栅电极; 多个半导体柱沿堆叠体的堆叠方向排列,半导体柱沿着第一方向以矩阵构造排列,第二方向与第一方向相交以刺穿控制栅电极; 以及将所述半导体柱之一的下端部连接到所述半导体柱的另一个的下端部的连接部件,所述一个半导体柱的上端部与源极线连接,上端部 另一个半导体柱被连接到位线。 至少一些控制栅极电极在第二方向上被彼此相邻的两个半导体柱刺穿。 通过连接构件彼此连接的两个半导体柱穿透彼此不同的控制栅电极。

    Nonvolatile semiconductor memory device and method for manufacturing same
    25.
    发明授权
    Nonvolatile semiconductor memory device and method for manufacturing same 有权
    非易失性半导体存储器件及其制造方法

    公开(公告)号:US07982261B2

    公开(公告)日:2011-07-19

    申请号:US12563832

    申请日:2009-09-21

    IPC分类号: H01L29/792

    摘要: A nonvolatile semiconductor memory device includes a first stacked body on a silicon substrate, and a second stacked body is provided thereon. The first stacked body includes a plurality of insulating films alternately stacked with a plurality of electrode films, and a first portion of a through-hole extending in a stacking direction is formed. The second stacked body includes a plurality of insulating films alternately stacked with a plurality of electrode films, and a second portion of the through-hole is formed. A memory film is formed on an inner face of the through-hole, and a silicon pillar is buried in an interior of the through-hole. A central axis of the second portion of the through-hole is shifted from a central axis of the first portion, and a lower end of the second portion is positioned lower than an upper portion of the first portion.

    摘要翻译: 非易失性半导体存储器件包括在硅衬底上的第一层叠体,并且在其上设置第二层叠体。 第一堆叠体包括交替层叠有多个电极膜的多个绝缘膜,并且形成沿堆叠方向延伸的通孔的第一部分。 第二堆叠体包括交替层叠有多个电极膜的多个绝缘膜,并且形成通孔的第二部分。 在通孔的内表面上形成记忆膜,并且将硅柱埋在通孔的内部。 通孔的第二部分的中心轴线从第一部分的中心轴线偏移,并且第二部分的下端位于比第一部分的上部更低的位置。

    NONVOLATILE SEMICONDUCTOR MEMORY DEVICE AND METHOD FOR MANUFACTURING THE SAME
    28.
    发明申请
    NONVOLATILE SEMICONDUCTOR MEMORY DEVICE AND METHOD FOR MANUFACTURING THE SAME 有权
    非易失性半导体存储器件及其制造方法

    公开(公告)号:US20100207190A1

    公开(公告)日:2010-08-19

    申请号:US12705231

    申请日:2010-02-12

    IPC分类号: H01L29/788 H01L21/336

    摘要: A nonvolatile semiconductor memory device, includes: a stacked body including a plurality of insulating films alternately stacked with a plurality of electrode films, the electrode films being divided to form a plurality of control gate electrodes aligned in a first direction; a plurality of semiconductor pillars aligned in a stacking direction of the stacked body, the semiconductor pillars being arranged in a matrix configuration along the first direction and a second direction intersecting the first direction to pierce the control gate electrodes; and a connection member connecting a lower end portion of one of the semiconductor pillars to a lower end portion of one other of the semiconductor pillars, an upper end portion of the one of the semiconductor pillars being connected to a source line, an upper end portion of the one other of the semiconductor pillars being connected to a bit line. At least some of the control gate electrodes are pierced by two of the semiconductor pillars adjacent to each other in the second direction. Two of the semiconductor pillars being connected to each other by the connection member pierce mutually different control gate electrodes.

    摘要翻译: 一种非易失性半导体存储器件,包括:堆叠体,包括交替层叠有多个电极膜的多个绝缘膜,所述电极膜被分割以形成沿第一方向排列的多个控制栅电极; 多个半导体柱沿层叠体的堆叠方向排列,半导体柱沿着第一方向排列成矩阵构造,第二方向与第一方向相交以刺穿控制栅电极; 以及将所述半导体柱之一的下端部连接到所述半导体柱的另一个的下端部的连接部件,所述一个半导体柱的上端部与源极线连接,上端部 另一个半导体柱被连接到位线。 至少一些控制栅极电极在第二方向上被彼此相邻的两个半导体柱刺穿。 通过连接构件彼此连接的两个半导体柱穿透相互不同的控制栅电极。