Operational amplifier using single-stage amplifier with slew-rate enhancement and associated method

    公开(公告)号:US11349443B2

    公开(公告)日:2022-05-31

    申请号:US16921922

    申请日:2020-07-06

    Applicant: MEDIATEK INC.

    Abstract: An operational amplifier includes a single-stage amplifier and a current controller. The single-stage amplifier receives an input signal, and amplifies the input signal to generate an output signal, wherein the single-stage amplifier includes a voltage controlled current source circuit that operates in response to a bias voltage input. The current controller receives the input signal, and generates the bias voltage input according to the input signal.

    High linearity digital-to-analog converter with ISI-suppressing method

    公开(公告)号:US10763884B2

    公开(公告)日:2020-09-01

    申请号:US16515056

    申请日:2019-07-18

    Applicant: MEDIATEK INC.

    Abstract: A digital-to-analog conversion circuit is used for converting a first digital input into a first analog output, and includes a segmentation circuit, a plurality of multi-bit dynamic element matching digital-to-analog converters (DEM DACs), and a combination circuit. The segmentation circuit applies segmentation to the first digital input to generate a plurality of code segments. The multi-bit DEM DACs convert the code segments into a plurality of DAC outputs, respectively, wherein the multi-bit DEM DACs include at least a first multi-bit DEM DAC and a second multi-bit DEM DAC, and the first multi-bit DEM DAC and the second multi-bit DEM DAC employ different DEM techniques. The combination circuit combines the DAC outputs to generate the first analog output.

    HIGH LINEARITY DIGITAL-TO-ANALOG CONVERTER WITH ISI-SUPPRESSING METHOD

    公开(公告)号:US20200028519A1

    公开(公告)日:2020-01-23

    申请号:US16515056

    申请日:2019-07-18

    Applicant: MEDIATEK INC.

    Abstract: A digital-to-analog conversion circuit is used for converting a first digital input into a first analog output, and includes a segmentation circuit, a plurality of multi-bit dynamic element matching digital-to-analog converters (DEM DACs), and a combination circuit. The segmentation circuit applies segmentation to the first digital input to generate a plurality of code segments. The multi-bit DEM DACs convert the code segments into a plurality of DAC outputs, respectively, wherein the multi-bit DEM DACs include at least a first multi-bit DEM DAC and a second multi-bit DEM DAC, and the first multi-bit DEM DAC and the second multi-bit DEM DAC employ different DEM techniques. The combination circuit combines the DAC outputs to generate the first analog output.

    Impedance circuit with poly-resistor

    公开(公告)号:US10510823B2

    公开(公告)日:2019-12-17

    申请号:US15693548

    申请日:2017-09-01

    Applicant: MEDIATEK INC.

    Abstract: An impedance circuit includes a poly-resistor and a controller. The poly-resistor has a first terminal and a second terminal. The controller generates a first control voltage and a second control voltage. The resistance between the first terminal and the second terminal of the poly-resistor is determined according to the first control voltage and the second control voltage. The second control voltage is different from the first control voltage. The proposed impedance circuit can improve the linearity of the poly-resistor.

Patent Agency Ranking