Method and device for characterizing a CMOS logic cell to be produced in a technology of the partially depleted silicon-on-insulator type
    331.
    发明申请
    Method and device for characterizing a CMOS logic cell to be produced in a technology of the partially depleted silicon-on-insulator type 有权
    用于表征在部分耗尽的绝缘体上绝缘体类型的技术中产生的CMOS逻辑单元的方法和装置

    公开(公告)号:US20040054514A1

    公开(公告)日:2004-03-18

    申请号:US10447776

    申请日:2003-05-29

    CPC classification number: G06F17/5022 G06F17/5036

    Abstract: A method for characterizing a CMOS logic cell of the partially depleted silicon-on-insulator type (PD-SOI) may include modeling the logic cell and determining internal potentials of transistors of the cell in a dynamic equilibrium state based upon a functional simulation of the modeled cell. This may be done using a binary stimulation signal having an initial logic value. The dynamic equilibrium state may be based upon a cancellation, to within a precision error, of the sum of the squares of variations in the quantities of charge in floating substrates of the transistors taken over a period of two successive transitions of the stimulation signal.

    Abstract translation: 用于表征部分耗尽的绝缘体上硅类型(PD-SOI)的CMOS逻辑单元的方法可以包括对动态平衡状态下的逻辑单元建模并确定单元的晶体管的内部电位,该功能模拟基于 建模细胞。 这可以使用具有初始逻辑值的二进制刺激信号来完成。 动态平衡状态可以基于在刺激信号的两个连续转换周期内所采用的晶体管的浮动基板中的电荷量的变化平方和的精度误差内的抵消。

    Method and device for controlling a pulse generator for the emission of pulse signal of ultra wideband position-modulated type
    332.
    发明申请
    Method and device for controlling a pulse generator for the emission of pulse signal of ultra wideband position-modulated type 有权
    用于控制用于发射超宽带位置调制型脉冲信号的脉冲发生器的方法和装置

    公开(公告)号:US20040047414A1

    公开(公告)日:2004-03-11

    申请号:US10465532

    申请日:2003-06-19

    CPC classification number: H04B1/7174 H03K7/04 H04L25/4902

    Abstract: A controllable pulse generator generates the pulses of the signal which are respectively contained in successive time windows, and a control device formulates a control signal for the generator including, for each pulse, an indication of its position in the corresponding window. The control device includes a processor to deliver for each time window, at a delivery frequency Fe greater than the pulse repetition frequency, successive groups of N bits together defining a digital cue of position of a pulse inside the window. Also, a converter converts this digital position cue into the control signal temporally spread over the length (T) of the window and including the indication of position at an instant corresponding to the digital position cue. This makes it possible to position the pulse inside its window with a temporal precision equal to 1/N.Fe.

    Abstract translation: 可控脉冲发生器产生分别包含在连续时间窗口中的信号脉冲,并且控制装置为发生器制定一个控制信号,包括对于每个脉冲,其对应的窗口中其位置的指示。 控制装置包括处理器,用于以大于脉冲重复频率的传送频率Fe传送每个时间窗口,连续的N位组一起定义窗口内的脉冲位置的数字提示。 此外,转换器将该数字位置提示转换成在窗口的长度(T)上暂时分布的控制信号,并且包括在对应于数字位置提示的时刻的位置指示。 这使得可以将脉冲定位在其窗口内,时间精度等于1 / N.Fe。

    Page-erasable flash memory
    333.
    发明申请

    公开(公告)号:US20040017722A1

    公开(公告)日:2004-01-29

    申请号:US10438733

    申请日:2003-05-15

    CPC classification number: G11C16/3431 G11C16/16 G11C16/3418

    Abstract: The present invention relates to a page-erasable FLASH memory including a memory array having a plurality of pages each with floating-gate transistors connected by their gates to word lines, a word line decoder connected to the word lines of the memory, and the application of a positive erase voltage to the source or drain electrodes of all the floating-gate transistors of a sector forming a page to be erased. According to the present invention, the word line decoder includes a unit for applying, when a page is being erased, a negative erase voltage to the gates of the transistors of the page to be erased, while applying a positive inhibit voltage to the gates of the transistors of at least one page that is not to be erased.

    Miller effect-based circuit for splitting poles
    334.
    发明申请
    Miller effect-based circuit for splitting poles 失效
    用于分极的米勒效应电路

    公开(公告)号:US20020171494A1

    公开(公告)日:2002-11-21

    申请号:US10102402

    申请日:2002-03-19

    Inventor: Pascal Debaty

    CPC classification number: H03F1/083

    Abstract: A circuit for splitting poles between a first stage and a second inverting voltage-amplifier stage of an electronic circuit, comprises, in series between the output of the first stage and the output of the second stage, and in that order, a first capacitor, a second capacitor and a resistor. The circuit further comprises a voltage-divider bridge which is connected between a terminal delivering a substantially constant voltage and the output of the first stage. The output of the voltage-divider bridge is linked to the common node between the first capacitor and the second capacitor, in such a way that a first resistor of the voltage-divider bridge is connected in parallel with the first capacitor.

    Abstract translation: 用于在电子电路的第一级和第二反相电压放大器级之间分离极的电路包括串联在第一级的输出和第二级的输出之间,并且依次包括第一电容器, 第二电容器和电阻器。 该电路还包括分压器桥,该分压器桥连接在提供基本上恒定的电压的端子和第一级的输出之间。 分压器桥的输出端连接到第一电容器和第二电容器之间的公共节点,使得分压器桥的第一电阻器与第一电容器并联连接。

    Non-deterministic method for secured data transfer
    335.
    发明申请
    Non-deterministic method for secured data transfer 有权
    用于安全数据传输的非确定性方法

    公开(公告)号:US20010025344A1

    公开(公告)日:2001-09-27

    申请号:US09738548

    申请日:2000-12-15

    Inventor: Yannick Teglia

    Abstract: A method is provided for secured transfer of data from a first memory containing the data element to a second memory through a data bus that is connected between the first memory and the second memory. According to the method, a secret N-byte data element is transferred byte-by-byte through the data bus, with each byte transiting at least once on the data bus. Before each transfer of a byte of the secret data element, a current index ranging from 0 to Nnull1 is randomly chosen, with the current index corresponding to a place value of the byte to be transferred. At each transfer of a byte of the secret data element with a place value equal to the current index, a corresponding bit of an N-byte loading indicator is modified as a function of a loading mode, with the loading mode being an integer ranging from 0 to a first constant. The transfer of the secret data element is ended when the loading indicator takes a predetermined value.

    Abstract translation: 提供了一种通过连接在第一存储器和第二存储器之间的数据总线将数据从包含数据元素的第一存储器安全地传送到第二存储器的方法。 根据该方法,秘密的N字节数据元素通过数据总线逐字节传送,每个字节在数据总线上至少一次传输一次。 在秘密数据元素的一个字节的每次传送之前,随机选择范围从0到N-1的当前索引,其中当前索引对应于要传送的字节的位置值。 在每个传输具有等于当前索引的位置值的秘密数据元素的一个字节的字节时,N字节加载指示符的相应位被修改为加载模式的函数,其中加载模式是从 0到第一个常数。 当加载指示符取预定值时,秘密数据元素的传送结束。

    Processing system, related integrated circuit, device and method

    公开(公告)号:US12117942B2

    公开(公告)日:2024-10-15

    申请号:US18109675

    申请日:2023-02-14

    CPC classification number: G06F12/1441 G06F12/1458

    Abstract: A processing system includes a communication system and a processing core configured to generate write requests. A circuit has associated a slave interface circuit configured to manage an address sub-range and selectively forward write requests addressed to a given address. Configuration data specifies whether the given address is protected/unprotected and locked/unlocked. In response to a received write request, address and data are extracted and a determination based on the configuration data is made as to whether the extracted address is protected/unprotected, and locked/unlocked. When the extracted address is unprotected or unlocked, the slave interface forwards the write request. When the extracted address is protected and locked, the slave interface generates an unlock signal in response to a comparison of the extracted address with the extracted data, with the unlock signal being asserted when the extracted data satisfy a predetermined rule with respect to the extracted address.

    Memory cell
    337.
    发明授权

    公开(公告)号:US12100752B2

    公开(公告)日:2024-09-24

    申请号:US17375285

    申请日:2021-07-14

    Inventor: Philippe Galy

    CPC classification number: H01L29/7391 H10B41/40 H10B99/00

    Abstract: A cell includes a Z2-FET-type structure that is formed with two front gates extending over an intermediate region between an anode region and a cathode region. The individual front gates of the two front gates are spaced apart by a distance that is shorter than 40% of a width of each individual front gate.

Patent Agency Ranking