-
公开(公告)号:US20170323962A1
公开(公告)日:2017-11-09
申请号:US15525164
申请日:2014-12-17
Applicant: Intel Corporation
Inventor: GILBERT DEWEY , MATTHEW V. METZ , JACK T. KAVALIEROS , WILLY RACHMADY , TAHIR GHANI , ANAND S. MURTHY , CHANDRA S. MOHAPATRA , HAROLD W. KENNEL , GLENN A. GLASS
IPC: H01L29/78 , H01L29/66 , H01L29/267
CPC classification number: H01L29/785 , H01L29/267 , H01L29/66795 , H01L29/7781
Abstract: An embodiment includes a device comprising: a trench that includes a doped trench material having: (a)(i) a first bulk lattice constant and (a)(ii) at least one of a group III-V material and a group IV material; a fin structure, directly over the trench, including fin material having: (b) (ii) a second bulk lattice constant and (b)(ii) at least one of a group III-V material and a group IV material; a barrier layer, within the trench and directly contacting a bottom surface of the fin, including a barrier layer material having a third bulk lattice constant; wherein (a) the trench has an aspect ratio (depth to width) of at least 1.5:1, and (b) the barrier layer has a height not greater than a critical thickness for the barrier layer material. Other embodiments are described herein.
-
公开(公告)号:US20170221724A1
公开(公告)日:2017-08-03
申请号:US15489569
申请日:2017-04-17
Applicant: INTEL CORPORATION
Inventor: ANAND S. MURTHY , GLENN A. GLASS , TAHIR GHANI , RAVI PILLARISETTY , NILOY MUKHERJEE , JACK T. KAVALIEROS , ROZA KOTLYAR , WILLY RACHMADY , MARK Y. LIU
IPC: H01L21/3215 , H01L29/06 , H01L29/778 , H01L21/768 , H01L29/08 , H01L29/66 , H01L21/02 , H01L21/285
CPC classification number: H01L29/0676 , H01L21/02532 , H01L21/28512 , H01L21/28525 , H01L21/3215 , H01L21/76831 , H01L23/535 , H01L27/092 , H01L27/0924 , H01L29/0615 , H01L29/0847 , H01L29/086 , H01L29/165 , H01L29/167 , H01L29/36 , H01L29/41791 , H01L29/42392 , H01L29/45 , H01L29/456 , H01L29/4966 , H01L29/66477 , H01L29/66545 , H01L29/6659 , H01L29/66628 , H01L29/66636 , H01L29/66681 , H01L29/66931 , H01L29/7785 , H01L29/78 , H01L29/7816 , H01L29/7833 , H01L29/7848 , H01L29/785 , H01L29/7851
Abstract: Techniques are disclosed for forming transistor devices having source and drain regions with high concentrations of boron doped germanium. In some embodiments, an in situ boron doped germanium, or alternatively, boron doped silicon germanium capped with a heavily boron doped germanium layer, are provided using selective epitaxial deposition in the source and drain regions and their corresponding tip regions. In some such cases, germanium concentration can be, for example, in excess of 50 atomic % and up to 100 atomic %, and the boron concentration can be, for instance, in excess of 1E20 cm−3. A buffer providing graded germanium and/or boron concentrations can be used to better interface disparate layers. The concentration of boron doped in the germanium at the epi-metal interface effectively lowers parasitic resistance without degrading tip abruptness. The techniques can be embodied, for instance, in planar or non-planar transistor devices.
-
33.
公开(公告)号:US20170125524A1
公开(公告)日:2017-05-04
申请号:US15405182
申请日:2017-01-12
Applicant: Intel Corporation
Inventor: RAVI PILLARISETTY , SANSAPTAK DASGUPTA , NITI GOEL , VAN H. LE , MARKO RADOSAVLJEVIC , GILBERT DEWEY , NILOY MUKHERJEE , MATTHEW V. METZ , WILLY RACHMADY , JACK T. KAVALIEROS , BENJAMIN CHU-KUNG , HAROLD W. KENNEL , STEPHEN M. CEA , ROBERT S. CHAU
IPC: H01L29/10 , H01L29/165 , H01L29/20 , H01L21/762 , H01L29/78 , H01L29/06 , H01L29/66 , H01L29/16 , H01L29/267
CPC classification number: H01L29/785 , H01L21/76224 , H01L21/823431 , H01L21/823437 , H01L21/823462 , H01L27/0886 , H01L29/0653 , H01L29/1054 , H01L29/16 , H01L29/165 , H01L29/20 , H01L29/267 , H01L29/66545 , H01L29/66795 , H01L29/7842 , H01L29/7851
Abstract: Ge and III-V channel semiconductor devices having maximized compliance and free surface relaxation and methods of fabricating such Ge and III-V channel semiconductor devices are described. For example, a semiconductor device includes a semiconductor fin disposed above a semiconductor substrate. The semiconductor fin has a central protruding or recessed segment spaced apart from a pair of protruding outer segments along a length of the semiconductor fin. A cladding layer region is disposed on the central protruding or recessed segment of the semiconductor fin. A gate stack is disposed on the cladding layer region. Source/drain regions are disposed in the pair of protruding outer segments of the semiconductor fin.
-
-