-
公开(公告)号:US20240290731A1
公开(公告)日:2024-08-29
申请号:US18660179
申请日:2024-05-09
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Da-Jun Lin , Chin-Chia Yang , Tai-Cheng Hou , Fu-Yu Tsai , Bin-Siang Tsai
IPC: H01L23/00 , H01L21/02 , H01L23/522 , H01L29/417
CPC classification number: H01L23/562 , H01L21/02164 , H01L21/0217 , H01L21/02348 , H01L23/5226 , H01L29/41725
Abstract: A warpage-reducing semiconductor structure includes a wafer. The wafer includes a front side and a back side. Numerous semiconductor elements are disposed at the front side. A silicon oxide layer is disposed at the back side. A UV-transparent silicon nitride layer covers and contacts the silicon oxide layer. The refractive index of the UV-transparent silicon nitride layer is between 1.55 and 2.10.
-
公开(公告)号:US12069960B2
公开(公告)日:2024-08-20
申请号:US17376179
申请日:2021-07-15
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Da-Jun Lin , Ching-Hua Hsu , Fu-Yu Tsai , Bin-Siang Tsai
Abstract: The invention provides a semiconductor structure, the semiconductor structure includes a dielectric layer, a plurality of MTJ stacked elements and at least one dummy MTJ stacked element located in the dielectric layer, a first nitride layer covering at least the sidewalls of the MTJ stacked elements and the dummy MTJ stacked elements, a second nitride layer covering the top surfaces of the dummy MTJ stacked elements, the thickness of the second nitride layer is greater than the thickness of the first nitride layer, and a plurality of contact structures located in the dielectric layer and electrically connected with each MTJ stacked element.
-
公开(公告)号:US20230403946A1
公开(公告)日:2023-12-14
申请号:US18239079
申请日:2023-08-28
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Hui-Lin Wang , Tai-Cheng Hou , Wei-Xin Gao , Fu-Yu Tsai , Chin-Yang Hsieh , Chen-Yi Weng , Jing-Yin Jhang , Bin-Siang Tsai , Kun-Ju Li , Chih-Yueh Li , Chia-Lin Lu , Chun-Lung Chen , Kun-Yuan Laio , Yu-Tsung Lai , Wei-Hao Huang
IPC: H10N50/10 , H01L21/768 , H01L21/762 , H10N50/80
CPC classification number: H10N50/10 , H01L21/76802 , H01L21/762 , H10N50/80 , H10N35/01
Abstract: A method for fabricating semiconductor device includes first forming a first magnetic tunneling junction (MTJ) and a second MTJ on a substrate, performing an atomic layer deposition (ALD) process or a high-density plasma (HDP) process to form a passivation layer on the first MTJ and the second MTJ, performing an etching process to remove the passivation layer adjacent to the first MTJ and the second MTJ, and then forming an ultra low-k (ULK) dielectric layer on the passivation layer.
-
公开(公告)号:US20230378313A1
公开(公告)日:2023-11-23
申请号:US17838258
申请日:2022-06-12
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Da-Jun Lin , Fu-Yu Tsai , Bin-Siang Tsai , Chung-Yi Chiu
IPC: H01L29/66 , H01L29/423 , H01L29/778
CPC classification number: H01L29/66462 , H01L29/42316 , H01L29/778
Abstract: A manufacturing method of a semiconductor device includes the following steps. A gate structure is formed on a III-V compound semiconductor layer. A gate silicide layer and a source/drain silicide layer are formed by an anneal process. The gate silicide layer is formed on the gate structure, the source/drain silicide layer is formed on the III-V compound semiconductor layer, and a material composition of the gate silicide layer is different from a material composition of the source/drain silicide layer.
-
公开(公告)号:US11810818B2
公开(公告)日:2023-11-07
申请号:US17195648
申请日:2021-03-09
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Da-Jun Lin , Bin-Siang Tsai
IPC: H01L21/768 , H01L23/522 , H01L23/532
CPC classification number: H01L21/76858 , H01L21/7684 , H01L21/76802 , H01L21/76846 , H01L21/76877 , H01L23/5226 , H01L23/53238
Abstract: A method for fabricating semiconductor device includes the steps of: forming a dielectric layer on a substrate; forming a trench in the dielectric layer; forming a first liner in the trench, wherein the first liner comprises Co—Ru alloy; forming a metal layer on the first liner; and planarizing the metal layer and the first liner to form a metal interconnection.
-
公开(公告)号:US20230282740A1
公开(公告)日:2023-09-07
申请号:US18195347
申请日:2023-05-09
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chih-Wei Chang , Yao-Hsien Chung , Shih-Wei Su , Hao-Hsuan Chang , Ting-An Chien , Bin-Siang Tsai
IPC: H01L29/778 , H01L29/66 , H01L29/20
CPC classification number: H01L29/7786 , H01L29/2003 , H01L29/66462
Abstract: A high electron mobility transistor including a substrate; a channel layer on the substrate; an electron supply layer on the channel layer; a dielectric passivation layer on the electron supply layer; a gate recess in the dielectric passivation layer and the electron supply layer; a surface modification layer on an interior surface of the gate recess; and a P-type GaN layer in the gate recess and on the surface modification layer. The surface modification layer has a gradient silicon concentration.
-
公开(公告)号:US11706993B2
公开(公告)日:2023-07-18
申请号:US17134460
申请日:2020-12-27
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Hui-Lin Wang , Tai-Cheng Hou , Wei-Xin Gao , Fu-Yu Tsai , Chin-Yang Hsieh , Chen-Yi Weng , Jing-Yin Jhang , Bin-Siang Tsai , Kun-Ju Li , Chih-Yueh Li , Chia-Lin Lu , Chun-Lung Chen , Kun-Yuan Liao , Yu-Tsung Lai , Wei-Hao Huang
IPC: H01L43/12 , H10N50/10 , H01L21/768 , H01L21/762 , H10N50/80 , H10N35/01
CPC classification number: H10N50/10 , H01L21/762 , H01L21/76802 , H10N50/80 , H10N35/01
Abstract: A method for fabricating semiconductor device includes the steps of: forming a first magnetic tunneling junction (MTJ) on a substrate; forming a first ultra low-k (ULK) dielectric layer on the first MTJ; performing a first etching process to remove part of the first ULK dielectric layer and forming a damaged layer on the first ULK dielectric layer; and forming a second ULK dielectric layer on the damaged layer.
-
公开(公告)号:US11688790B2
公开(公告)日:2023-06-27
申请号:US17143135
申请日:2021-01-06
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chih-Wei Chang , Yao-Hsien Chung , Shih-Wei Su , Hao-Hsuan Chang , Da-Jun Lin , Ting-An Chien , Bin-Siang Tsai
IPC: H01L29/778 , H01L29/66 , H01L29/20 , H01L29/423
CPC classification number: H01L29/66462 , H01L29/2003 , H01L29/4236 , H01L29/42364 , H01L29/7786
Abstract: An HEMT includes a first III-V compound layer. A second III-V compound layer is disposed on the first III-V compound layer. The composition of the first III-V compound layer is different from the composition of the second III-V compound layer. A trench is disposed within the first III-V compound layer and the second III-V compound layer. The trench has a first corner and a second corner. The first corner and the second corner are disposed in the first III-V compound layer. A first dielectric layer contacts a sidewall of the first corner. A second dielectric layer contacts a sidewall of the second corner. The first dielectric layer and the second dielectric layer are outside of the trench. A gate is disposed in the trench. A source electrode and a drain electrode are respectively disposed at two sides of the gate. A gate electrode is disposed directly on the gate.
-
公开(公告)号:US20230017965A1
公开(公告)日:2023-01-19
申请号:US17956772
申请日:2022-09-29
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Da-Jun Lin , Shih-Wei Su , Bin-Siang Tsai , Ting-An Chien
Abstract: A magnetic tunnel junction (MTJ) device includes a bottom electrode, a reference layer, a tunnel barrier layer, a free layer and a top electrode. The bottom electrode and the top electrode are facing each other. The reference layer, the tunnel barrier layer and the free layer are stacked from the bottom electrode to the top electrode, wherein the free layer includes a first ferromagnetic layer, a spacer and a second ferromagnetic layer, wherein the spacer is sandwiched by the first ferromagnetic layer and the second ferromagnetic layer, wherein the spacer includes oxidized spacer sidewall parts, the first ferromagnetic layer includes first oxidized sidewall parts, and the second ferromagnetic layer includes second oxidized sidewall parts. The present invention also provides a method of manufacturing a magnetic tunnel junction (MTJ) device.
-
公开(公告)号:US11373901B2
公开(公告)日:2022-06-28
申请号:US16858698
申请日:2020-04-26
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Yu-Cheng Lin , Chich-Neng Chang , Bin-Siang Tsai
IPC: H01L21/768 , H01L23/522
Abstract: A method of forming an interconnection structure is disclosed, including providing a substrate, forming a patterned layer on the substrate, the patterned layer comprising at least a trench formed therein, depositing a first dielectric layer on the patterned layer and sealing an air gap in the trench, depositing a second dielectric layer on the first dielectric layer and completely covering the patterned layer, and performing a curing process to the first dielectric layer and the second dielectric layer.
-
-
-
-
-
-
-
-
-