Structure and method to modulate threshold voltage for high-K metal gate field effect transistors (FETs)
    41.
    发明授权
    Structure and method to modulate threshold voltage for high-K metal gate field effect transistors (FETs) 有权
    用于调制高K金属栅场效应晶体管(FET)的阈值电压的结构和方法

    公开(公告)号:US09214397B2

    公开(公告)日:2015-12-15

    申请号:US13788689

    申请日:2013-03-07

    CPC classification number: H01L21/823835 H01L21/823842

    Abstract: A method for forming an electrical device that includes forming a high-k gate dielectric layer over a semiconductor substrate that is patterned to separate a first portion of the high-k gate dielectric layer that is present on a first conductivity device region from a second portion of the high-k gate dielectric layer that is present on a second conductivity device region. A connecting gate conductor is formed on the first portion and the second portion of the high-k gate dielectric layer. The connecting gate conductor extends from the first conductivity device region over the isolation region to the second conductivity device region. One of the first conductivity device region and the second conductivity device region may then be exposed to an oxygen containing atmosphere. Exposure with the oxygen containing atmosphere modifies a threshold voltage of the semiconductor device that is exposed.

    Abstract translation: 一种用于形成电气装置的方法,包括在半导体衬底上形成高k栅介质层,该半导体衬底被图案化以将存在于第一导电器件区域上的高k栅介质层的第一部分与第二部分分离 存在于第二导电装置区域上的高k栅介质层。 连接栅极导体形成在高k栅介质层的第一部分和第二部分上。 连接栅极导体从隔离区域上的第一导电器件区域延伸到第二导电器件区域。 然后可以将第一导电器件区域和第二导电器件区域中的一个暴露于含氧气氛中。 用含氧气氛曝光改变暴露的半导体器件的阈值电压。

    INTEGRATED CIRCUITS HAVING GATE CAP PROTECTION AND METHODS OF FORMING THE SAME
    42.
    发明申请
    INTEGRATED CIRCUITS HAVING GATE CAP PROTECTION AND METHODS OF FORMING THE SAME 有权
    具有门盖保护的集成电路及其形成方法

    公开(公告)号:US20150206844A1

    公开(公告)日:2015-07-23

    申请号:US14159944

    申请日:2014-01-21

    Abstract: Integrated circuits and methods of forming integrated circuits are provided. An integrated circuit includes a gate electrode structure overlying a base substrate. The gate electrode structure includes a gate electrode, with a cap disposed over the gate electrode and sidewall spacers disposed adjacent to sidewalls of the gate electrode structure. A source and drain region are formed in the base substrate aligned with the gate electrode structure. A first dielectric layer is disposed adjacent to the sidewall spacers. The sidewall spacers and the cap have recessed surfaces below a top surface of the first dielectric layer, and a protecting layer is disposed over the recessed surfaces. A second dielectric layer is disposed over the first dielectric layer and the protecting layer. Electrical interconnects are disposed through the first dielectric layer and the second dielectric layer, and the electrical interconnects are in electrical communication with the respective source and drain regions.

    Abstract translation: 提供了形成集成电路的集成电路和方法。 集成电路包括覆盖基底的栅电极结构。 栅极电极结构包括栅电极,栅极设置在栅电极上,侧壁间隔件邻近栅电极结构的侧壁设置。 源极和漏极区域形成在与栅电极结构对准的基底衬底中。 第一电介质层设置成与侧壁间隔物相邻。 侧壁间隔件和盖在第一电介质层的顶表面下方具有凹陷表面,并且保护层设置在凹入表面之上。 第二电介质层设置在第一电介质层和保护层之上。 电互连通过第一介电层和第二介电层设置,并且电互连与相应的源区和漏区电连通。

    REDUCING GATE HEIGHT VARIATION IN RMG PROCESS
    43.
    发明申请
    REDUCING GATE HEIGHT VARIATION IN RMG PROCESS 审中-公开
    减少闸门高度变化在RMG过程

    公开(公告)号:US20150111373A1

    公开(公告)日:2015-04-23

    申请号:US14057357

    申请日:2013-10-18

    Abstract: A method of forming transistors is provided. The method includes forming a plurality of transistor structures to have a plurality of dummy gates on a substrate. Each dummy gate is surrounded by sidewall spacers of a height, which is less than the dummy gate and is different for different transistor structures resulting in divots of different depths above the sidewall spacers. The method then deposits a conformal dielectric layer on top of the dummy gates and inside the divots of the plurality of transistor structures with the conformal dielectric layer having a thickness of at least half of a width of the divots, removes only a portion of the conformal dielectric layer that is on top of the dummy gates to expose the dummy gates; and replaces the dummy gates with a plurality of high-k metal gates.

    Abstract translation: 提供一种形成晶体管的方法。 该方法包括形成多个晶体管结构以在衬底上具有多个虚拟栅极。 每个虚拟栅极被高度的侧壁间隔物包围,该间隙小于虚拟栅极,并且对于不同的晶体管结构是不同的,导致在侧壁间隔物上方具有不同深度的裂缝。 该方法然后在保持电介质层的厚度至少为纹理宽度的一半之上的情况下,在虚拟栅极的顶部和多个晶体管结构的纹间之内沉积保形介电层,仅去除一部分保形 位于伪栅极顶部以暴露伪栅极的介电层; 并且用多个高k金属栅极代替伪栅极。

    Contact formation for ultra-scaled devices
    44.
    发明授权
    Contact formation for ultra-scaled devices 有权
    超大型设备的触点形成

    公开(公告)号:US08937359B2

    公开(公告)日:2015-01-20

    申请号:US13894513

    申请日:2013-05-15

    Abstract: Embodiments of the invention provide approaches for forming gate and source/drain (S/D) contacts. Specifically, the semiconductor device includes a gate transistor formed over a substrate, a S/D contact formed over a trench-silicide (TS) layer and positioned adjacent the gate transistor, and a gate contact formed over the gate transistor, wherein at least a portion of the gate contact is aligned over the TS layer. This structure enables contact with the TS layer, thereby decreasing the distance between the gate contact and the source/drain, which is desirable for ultra-area-scaling.

    Abstract translation: 本发明的实施例提供了用于形成栅极和源极/漏极(S / D)触点的方法。 具体地,半导体器件包括形成在衬底上的栅极晶体管,形成在沟槽硅化物(TS)层上并且邻近栅极晶体管定位的S / D接触,以及形成在栅极晶体管上的栅极接触,其中至少一个 栅极触点的一部分在TS层上对齐。 这种结构使得能够与TS层接触,从而减小栅极接触和源极/漏极之间的距离,这对于超区域缩放是期望的。

    SELF-ALIGNED DIELECTRIC ISOLATION FOR FINFET DEVICES
    45.
    发明申请
    SELF-ALIGNED DIELECTRIC ISOLATION FOR FINFET DEVICES 有权
    用于FINFET器件的自对准介电隔离

    公开(公告)号:US20140191296A1

    公开(公告)日:2014-07-10

    申请号:US13735315

    申请日:2013-01-07

    CPC classification number: H01L27/0886 H01L29/0649 H01L29/6681 H01L29/7855

    Abstract: Embodiments of the present invention provide a method of forming semiconductor structure. The method includes forming a set of device features on top of a substrate; forming a first dielectric layer directly on top of the set of device features and on top of the substrate, thereby creating a height profile of the first dielectric layer measured from a top surface of the substrate, the height profile being associated with a pattern of an insulating structure that fully surrounds the set of device features; and forming a second dielectric layer in areas that are defined by the pattern to create the insulating structure. A structure formed by the method is also disclosed.

    Abstract translation: 本发明的实施例提供一种形成半导体结构的方法。 该方法包括在衬底的顶部上形成一组器件特征; 在所述一组装置特征的顶部直接形成第一介电层,并且在所述基板的顶部上形成第一电介质层,从而产生从所述基板的顶表面测量的所述第一介电层的高度分布,所述高度分布与所述基板的图案相关联 完全围绕设备特征的绝缘结构; 以及在由所述图案限定的区域中形成第二电介质层以形成所述绝缘结构。 还公开了通过该方法形成的结构。

Patent Agency Ranking