-
公开(公告)号:US20230387264A1
公开(公告)日:2023-11-30
申请号:US18365315
申请日:2023-08-04
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Huan-Chieh Su , Chih-Hao Wang , Kuo-Cheng Chiang , Wei-Hao Wu , Zhi-Chang Lin , Jia-Ni Yu , Yu-Ming Lin , Chung-Wei Hsu
IPC: H01L29/66 , H01L21/768 , H01L21/8238 , H01L29/78 , H01L27/092
CPC classification number: H01L29/66795 , H01L21/76829 , H01L21/823821 , H01L21/823864 , H01L29/785 , H01L27/0924 , H01L21/823814
Abstract: A semiconductor device includes a semiconductor layer. A gate structure is disposed over the semiconductor layer. A spacer is disposed on a sidewall of the gate structure. A height of the spacer is greater than a height of the gate structure. A liner is disposed on the gate structure and on the spacer. The spacer and the liner have different material compositions.
-
公开(公告)号:US20230123733A1
公开(公告)日:2023-04-20
申请号:US18067213
申请日:2022-12-16
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Li-Zhen Yu , Lin-Yu Huang , Cheng-Chi Chuang , Chih-Hao Wang , Huan-Chieh Su
IPC: H01L29/417 , H01L21/3065 , H01L21/768 , H01L23/522 , H01L23/48 , H01L21/8234 , H01L23/528
Abstract: A device includes a device layer including a first transistor, a first interconnect structure on a front-side of the device layer, and a second interconnect structure on a backside of the device layer. The second interconnect structure includes a first dielectric material on the backside of the device layer, a contact extending through the first dielectric material to a first source/drain region of the first transistor, and a first conductive layer including a first conductive line electrically connected to the first source/drain region through the contact.
-
公开(公告)号:US20230120499A1
公开(公告)日:2023-04-20
申请号:US18083792
申请日:2022-12-19
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Li-Zhen Yu , Huan-Chieh Su , Lin-Yu Huang , Cheng-Chi Chuang , Chih-Hao Wang
IPC: H01L29/417 , H01L23/528 , H01L29/06 , H01L29/423 , H01L29/78 , H01L29/786 , H01L29/66 , H01L21/02
Abstract: A device includes a device layer comprising a first transistor and a second transistor; a first interconnect structure on a front-side of the device layer; and a second interconnect structure on a backside of the device layer. The second interconnect structure comprising a first dielectric layer on the backside of the device layer, wherein a semiconductor material is disposed between the first dielectric layer and a first source/drain region of the first transistor; a contact extending through the first dielectric layer to a second source/drain region of the second transistor; and a first conductive line electrically connected to the second source/drain region of the second transistor through the contact.
-
公开(公告)号:US20230034360A1
公开(公告)日:2023-02-02
申请号:US17671737
申请日:2022-02-15
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Huan-Chieh Su , Zhi-Chang Lin , Li-Zhen Yu , Chun-Yuan Chen , Lo-Heng Chang , Cheng-Chi Chuang , Chih-Hao Wang , Lin-Yu Huang
IPC: H01L29/786 , H01L29/06 , H01L29/423 , H01L29/417 , H01L21/02 , H01L29/66
Abstract: A semiconductor structure is provided. The semiconductor structure includes a first gate stack wrapping around first nanostructures, a second gate stack wrapping around second nanostructures, a gate isolation structure interposing between the first gate stack and the second gate stack, a first source/drain feature adjoining the first nanostructures, a second source/drain feature adjoining the second nanostructures, and a source/drain spacer structure interposing between the first source/drain feature and the second source/drain feature. The gate isolation structure covers a sidewall of the source/drain spacer structure.
-
公开(公告)号:US11532703B2
公开(公告)日:2022-12-20
申请号:US17127095
申请日:2020-12-18
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Huan-Chieh Su , Cheng-Chi Chuang , Shang-Wen Chang , Yi-Hsun Chiu , Pei-Yu Wang , Ching-Wei Tsai , Chih-Hao Wang
IPC: H01L29/06 , H01L27/092 , H01L21/8234 , H01L29/66 , H01L29/78 , H01L23/538
Abstract: In an embodiment, a device includes: a power rail contact; an isolation region on the power rail contact; a first dielectric fin on the isolation region; a second dielectric fin adjacent the isolation region and the power rail contact; a first source/drain region on the second dielectric fin; and a source/drain contact between the first source/drain region and the first dielectric fin, the source/drain contact contacting a top surface of the first source/drain region, a side surface of the first source/drain region, and a top surface of the power rail contact.
-
公开(公告)号:US11527609B2
公开(公告)日:2022-12-13
申请号:US16916466
申请日:2020-06-30
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Huan-Chieh Su , Chia-Hao Chang , Cheng-Chi Chuang , Chih-Hao Wang , Yu-Ming Lin
IPC: H01L29/06 , H01L27/118 , H01L21/8238 , H01L27/092
Abstract: In some embodiments, the present disclosure relates to an integrated chip including a first transistor and a second transistor arranged over a substrate. The first transistor includes first and second source/drain regions over the substrate and includes a first channel structure directly between the first and second source/drain regions. A first gate electrode is arranged over the first channel structure and is between first and second air spacer structures. The second transistor includes third and fourth source/drain regions over the substrate and includes a second channel structure directly between the third and fourth source/drain regions. A second gate electrode is arranged over the second channel structure and is between third and fourth air spacer structures. The integrated chip further includes a high-k dielectric spacer structure over a low-k dielectric fin structure between the first and second channel structures to separate the first and second gate electrodes.
-
公开(公告)号:US20220367619A1
公开(公告)日:2022-11-17
申请号:US17877109
申请日:2022-07-29
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Li-Zhen Yu , Huan-Chieh Su , Lin-Yu Huang , Cheng-Chi Chuang , Chih-Hao Wang
Abstract: A semiconductor structure includes one or more channel layers; a gate structure engaging the one or more channel layers; a first source/drain feature connected to a first side of the one or more channel layers and adjacent to the gate structure; a first dielectric cap disposed over the first source/drain feature, wherein a bottom surface of the first dielectric cap is below a top surface of the gate structure; a first via disposed under and electrically connected to the first source/drain feature; and a power rail disposed under and electrically connected to the first via.
-
公开(公告)号:US20220367241A1
公开(公告)日:2022-11-17
申请号:US17815080
申请日:2022-07-26
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Li-Zhen Yu , Huan-Chieh Su , Lin-Yu Huang , Cheng-Chi Chuang , Chih-Hao Wang
IPC: H01L21/768 , H01L21/762 , H01L23/528 , H01L29/417 , H01L29/66
Abstract: Semiconductor devices including air spacers formed in a backside interconnect structure and methods of forming the same are disclosed. In an embodiment, a device includes a first transistor structure; a front-side interconnect structure on a front-side of the first transistor structure; and a backside interconnect structure on a backside of the first transistor structure, the backside interconnect structure including a first dielectric layer on the backside of the first transistor structure; a first via extending through the first dielectric layer, the first via being electrically coupled to a source/drain region of the first transistor structure; a first conductive line electrically coupled to the first via; and an air spacer adjacent the first conductive line in a direction parallel to a backside surface of the first dielectric layer.
-
公开(公告)号:US20220344496A1
公开(公告)日:2022-10-27
申请号:US17236675
申请日:2021-04-21
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Huan-Chieh Su , Li-Zhen Yu , Chun-Yuan Chen , Cheng-Chi Chuang , Kuan-Lun Cheng , Chih-Hao Wang
IPC: H01L29/66 , H01L29/78 , H01L27/092 , H01L21/8234 , H01L29/06
Abstract: A method provides a structure having a fin oriented lengthwise and widthwise along first and second directions respectively, an isolation structure adjacent to sidewalls of the fin, and first and second source/drain (S/D) features over the fin. The method includes forming an etch mask exposing a first portion of the fin under the first S/D feature and covering a second portion of the fin under the second S/D feature; removing the first portion of the fin, resulting in a first trench; forming a first dielectric feature in the first trench; and removing the second portion of the fin to form a second trench. The first dielectric feature and the isolation structure form first and second sidewalls of the second trench respectively. The method includes laterally etching the second sidewalls, thereby expanding the second trench along the second direction and forming a via structure in the expanded second trench.
-
公开(公告)号:US20220165733A1
公开(公告)日:2022-05-26
申请号:US17104351
申请日:2020-11-25
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chun-Yuan Chen , Huan-Chieh Su , Cheng-Chi Chuang , Chih-Hao Wang
IPC: H01L27/092 , H01L29/66 , H01L29/78 , H01L29/06 , H01L21/8234
Abstract: A method includes forming a fin structure over a substrate, wherein the fin structure includes a base layer, an isolating layer over the base layer, and a stack of channel layers and first sacrificial layers alternately stacked over the isolating layer. The method further includes forming an isolation structure adjacent to sidewalls of the fin structure, wherein a top surface of the isolation structure is above a bottom surface of the isolating layer and below a top surface of the isolating layer. The method further includes depositing a second sacrificial layer over the isolation structure and over the sidewalls of the fin structure; etching the second sacrificial layer and the fin structure to form two source/drain trenches, wherein the source/drain trenches expose the base layer; partially removing the first and the second sacrificial layers through the source/drain trenches to form gaps; and depositing a dielectric spacer in the gaps.
-
-
-
-
-
-
-
-
-