-
71.
公开(公告)号:US11316023B2
公开(公告)日:2022-04-26
申请号:US16901572
申请日:2020-06-15
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Lin-Yu Huang , Li-Zhen Yu , Chia-Hao Chang , Cheng-Chi Chuang , Kuan-Lun Cheng , Chih-Hao Wang
IPC: H01L29/417 , H01L29/08 , H01L21/768 , H01L23/522 , H01L29/78
Abstract: A method includes providing two structures over a substrate and a source/drain (S/D) contact between the structures. Each structure includes a gate, two gate spacers on opposing sidewalls of the gate, and a first capping layer over the gate and the gate spacers. The method further includes recessing the S/D contact to form a trench, in which a top surface of the S/D contact is below a top surface of the gate spacers. The method further includes depositing an inhibitor layer on the S/D contact but not on surfaces of the first capping layer and not on top surfaces of the gate spacers; depositing a liner layer over top and sidewall surfaces of the first capping layer and surfaces of the gate spacers that are exposed in the trench, wherein the liner layer is free from at least a central portion of the inhibitor layer; and removing the inhibitor layer.
-
公开(公告)号:US20220069076A1
公开(公告)日:2022-03-03
申请号:US17159309
申请日:2021-01-27
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Li-Zhen Yu , Huan-Chieh Su , Lin-Yu Huang , Cheng-Chi Chuang , Chih-Hao Wang
Abstract: A semiconductor structure includes one or more channel layers; a gate structure engaging the one or more channel layers; a first source/drain feature connected to a first side of the one or more channel layers and adjacent to the gate structure; a first dielectric cap disposed over the first source/drain feature, wherein a bottom surface of the first dielectric cap is below a top surface of the gate structure; a via disposed under and electrically connected to the first source/drain feature; and a power rail disposed under and electrically connected to the via.
-
公开(公告)号:US11244898B2
公开(公告)日:2022-02-08
申请号:US16380386
申请日:2019-04-10
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Tai-I Yang , Li-Lin Su , Yung-Hsu Wu , Hsin-Ping Chen , Cheng-Chi Chuang
IPC: H01L23/528 , H01L21/768 , H01L23/522 , H01L21/8234
Abstract: Examples of an integrated circuit with an interconnect structure and a method for forming the integrated circuit are provided herein. In some examples, the method includes receiving a workpiece having an interconnect structure that includes a first conductive feature, a second conductive feature disposed beside the first conductive feature, and an inter-level dielectric disposed between the first conductive feature and the second conductive feature. A conductive material of an etch stop layer is selectively deposited on the first conductive feature and on the second conductive feature without depositing the conductive material on the inter-level dielectric, and the inter-level dielectric is removed to form a gap between the first conductive feature and the second conductive feature.
-
公开(公告)号:US20220037192A1
公开(公告)日:2022-02-03
申请号:US17088002
申请日:2020-11-03
Applicant: Taiwan Semiconductor Manufacturing Co.,Ltd.
Inventor: Li-Zhen Yu , Huan-Chieh Su , Lin-Yu Huang , Cheng-Chi Chuang , Chih-Hao Wang
IPC: H01L21/768 , H01L21/762 , H01L29/66 , H01L23/528 , H01L29/417
Abstract: Semiconductor devices including air spacers formed in a backside interconnect structure and methods of forming the same are disclosed. In an embodiment, a device includes a first transistor structure; a front-side interconnect structure on a front-side of the first transistor structure; and a backside interconnect structure on a backside of the first transistor structure, the backside interconnect structure including a first dielectric layer on the backside of the first transistor structure; a first via extending through the first dielectric layer, the first via being electrically coupled to a source/drain region of the first transistor structure; a first conductive line electrically coupled to the first via; and an air spacer adjacent the first conductive line in a direction parallel to a backside surface of the first dielectric layer.
-
公开(公告)号:US11239325B2
公开(公告)日:2022-02-01
申请号:US16948712
申请日:2020-09-29
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Lin-Yu Huang , Li-Zhen Yu , Chia-Hao Chang , Cheng-Chi Chuang , Kuan-Lun Cheng , Chih-Hao Wang
IPC: H01L29/40 , H01L29/417 , H01L29/423 , H01L29/66 , H01L29/78 , H01L29/06
Abstract: Structures and methods that include a device such as a gate-all-around transistor formed on a frontside and a contact to one terminal of the device from the frontside of the structure and one terminal of the device from the backside of the structure. The backside contact may include selectively etching from the backside a first trench extending to expose a first source/drain structure and a second trench extending to a second source/drain structure. A conductive layer is deposited in the trenches and patterned to form a conductive via to the first source/drain structure.
-
76.
公开(公告)号:US20210391431A1
公开(公告)日:2021-12-16
申请号:US16901572
申请日:2020-06-15
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Lin-Yu Huang , Li-Zhen Yu , Chia-Hao Chang , Cheng-Chi Chuang , Kuan-Lun Cheng , Chih-Hao Wang
IPC: H01L29/417 , H01L29/08 , H01L29/78 , H01L23/522 , H01L21/768
Abstract: A method includes providing two structures over a substrate and a source/drain (S/D) contact between the structures. Each structure includes a gate, two gate spacers on opposing sidewalls of the gate, and a first capping layer over the gate and the gate spacers. The method further includes recessing the S/D contact to form a trench, in which a top surface of the S/D contact is below a top surface of the gate spacers. The method further includes depositing an inhibitor layer on the S/D contact but not on surfaces of the first capping layer and not on top surfaces of the gate spacers; depositing a liner layer over top and sidewall surfaces of the first capping layer and surfaces of the gate spacers that are exposed in the trench, wherein the liner layer is free from at least a central portion of the inhibitor layer; and removing the inhibitor layer.
-
公开(公告)号:US20210391325A1
公开(公告)日:2021-12-16
申请号:US16901963
申请日:2020-06-15
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Huan-Chieh Su , Li-Zhen Yu , Chun-Yuan Chen , Shih-Chuan Chiu , Cheng-Chi Chuang , Yu-Ming Lin , Chih-Hao Wang
IPC: H01L27/088 , H01L21/306 , H01L21/308 , H01L21/027
Abstract: A semiconductor device according to the present disclosure includes a bottom dielectric feature on a substrate, a plurality of channel members directly over the bottom dielectric feature, a gate structure wrapping around each of the plurality of channel members, two first epitaxial features sandwiching the bottom dielectric feature along a first direction, and two second epitaxial features sandwiching the plurality of channel members along the first direction.
-
公开(公告)号:US11201085B2
公开(公告)日:2021-12-14
申请号:US16800246
申请日:2020-02-25
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chia-Lin Chuang , Chia-Hao Chang , Cheng-Chi Chuang , Yu-Ming Lin , Chih-Hao Wang
IPC: H01L21/8234 , H01L27/088 , H01L27/092 , H01L21/768
Abstract: A semiconductor device structure is provided. The semiconductor device structure includes a first gate structure and a second gate structure formed over a semiconductor substrate. The semiconductor device structure also includes a first insulating cap structure formed between and adjacent to the first gate structure and the second gate structure. The first insulating cap structure is separated from the semiconductor substrate by a first air gap. The first air gap includes a first portion extending into the first insulating cap structure and a second portion extended from the bottom of the first portion toward the semiconductor substrate. The first portion has a width that is less than the width of the second portion.
-
公开(公告)号:US20210375758A1
公开(公告)日:2021-12-02
申请号:US16888381
申请日:2020-05-29
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Lin-Yu Huang , Li-Zhen Yu , Kuan-Lun Cheng , Chih-Hao Wang , Cheng-Chi Chuang , Chia-Hao Chang
IPC: H01L23/528 , H01L21/3213 , H01L23/522 , H01L21/768
Abstract: Semiconductor devices and methods of forming the same are provided. In one embodiment, a semiconductor device includes an active region including a channel region and a source/drain region and extending along a first direction, and a source/drain contact structure over the source/drain region. The source/drain contact structure includes a base portion extending lengthwise along a second direction perpendicular to the first direction, and a via portion over the base portion. The via portion tapers away from the base portion.
-
公开(公告)号:US20210375664A1
公开(公告)日:2021-12-02
申请号:US17090028
申请日:2020-11-05
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chia-Hao Chang , Lin-Yu Huang , Li-Zhen Yu , Cheng-Chi Chuang , Kuan-Lun Cheng , Chih-Hao Wang
IPC: H01L21/768 , H01L29/417 , H01L23/528 , H01L23/532 , H01L21/76 , H01L29/40
Abstract: A method includes providing a structure having a substrate, a first dielectric layer over the substrate, one or more semiconductor channel layers over the first dielectric layer and connecting a first source/drain (S/D) feature and a second S/D feature, and a gate structure engaging the one or more semiconductor channel layers; etching the substrate from the backside of the structure to form a first trench exposing the first S/D feature and a second trench exposing the second S/D feature; forming an S/D contact in the first trench; etching at least a portion of the first dielectric layer resulting in a portion of the S/D contact protruding from the first dielectric layer at the backside of the structure; and depositing a seal layer over the S/D contact, wherein the seal layer caps an air gap between the gate structure and the seal layer.
-
-
-
-
-
-
-
-
-