-
1.
公开(公告)号:US20210407996A1
公开(公告)日:2021-12-30
申请号:US16913333
申请日:2020-06-26
申请人: Ashish AGRAWAL , Brennen MUELLER , Jack T. KAVALIEROS , Jessica TORRES , Kimin JUN , Siddharth CHOUKSEY , Willy RACHMADY , Koustav GANGULY , Ryan KEECH , Matthew V. METZ , Anand S. MURTHY
发明人: Ashish AGRAWAL , Brennen MUELLER , Jack T. KAVALIEROS , Jessica TORRES , Kimin JUN , Siddharth CHOUKSEY , Willy RACHMADY , Koustav GANGULY , Ryan KEECH , Matthew V. METZ , Anand S. MURTHY
IPC分类号: H01L27/092 , H01L29/06 , H01L29/423 , H01L29/78 , H01L29/786 , H01L21/02 , H01L21/8238 , H01L29/66
摘要: Gate-all-around integrated circuit structures having strained dual nanowire/nanoribbon channel structures, and methods of fabricating gate-all-around integrated circuit structures having strained dual nanowire/nanoribbon channel structures, are described. For example, an integrated circuit structure includes a first vertical arrangement of nanowires above a substrate. Individual ones of the first vertical arrangement of nanowires are biaxially tensilely strained. The integrated circuit structure also includes a second vertical arrangement of nanowires above the substrate. Individual ones of the second vertical arrangement of nanowires are biaxially compressively strained. The individual ones of the second vertical arrangement of nanowires are laterally staggered with the individual ones of the first vertical arrangement of nanowires.
-
公开(公告)号:US20210202476A1
公开(公告)日:2021-07-01
申请号:US16728983
申请日:2019-12-27
申请人: Cheng-Ying Huang , Gilbert Dewey , Ashish Agrawal , Kimin Jun , Willy Rachmady , Zachary Geiger , Cory Bomberger , Ryan Keech , Koustav Ganguly , Anand Murthy , Jack Kavalieros
发明人: Cheng-Ying Huang , Gilbert Dewey , Ashish Agrawal , Kimin Jun , Willy Rachmady , Zachary Geiger , Cory Bomberger , Ryan Keech , Koustav Ganguly , Anand Murthy , Jack Kavalieros
IPC分类号: H01L27/06 , H01L21/683 , H01L21/8238 , H01L29/10 , H01L29/04 , H01L29/08 , H01L27/092
摘要: A monolithic three-dimensional integrated circuit may include multiple transistor levels separated by one or more levels of metallization. An upper level transistor structure may include a monocrystalline channel material over a bottom gate stack. The channel material and the gate stack materials may be formed on a donor substrate at any suitable temperature, and subsequently transferred from the donor substrate to a host substrate that includes lower-level circuitry. The upper-level transistor may be patterned from the transferred layers so that the gate electrode includes one or more bonding layers. Source and drain material may be patterned from a source and drain material layer that was transferred from the donor substrate along with the channel material, or source and drain material may be grown at low temperatures from the transferred channel material.
-