摘要:
In order to reduce occurrence of a fetching error of a digital signal, caused by a power-source noise, there is provided a semiconductor device provided with a switching circuit for executing a switching operation according to a pulse control signal and a digital signal hold circuit for fetching a digital signal. The digital signal hold circuit includes a mask signal generation circuit for generating a mask signal from the pulse control signal, the mask signal being for use in keeping the digital signal from being fetched during a time period of power-source noise occurrence caused by the switching operation, and the digital signal is not fetched during the time period of power-source noise occurrence while the digital signal is fetched during a time period of power-source noise nonoccurrence.
摘要:
The purpose of the present invention is to provide a better intestine immunomodulator. The intestine immunomodulator of the present invention comprises bacterial cells or a bacterial component of a Lactobacillus paracasei K71 strain having an international deposit No.: FERM BP-11098 as an active ingredient. Preferably, the intestine immunomodulator is used to facilitate production of secretory immunoglobulin A or to activate natural killer cells.
摘要:
A noise reduction circuit includes first and second reset signal generation circuits that generate first and second reset signals that are activated when a data input signal goes to a low level or a high level and are deactivated in synchronization with a clock signal when a high level or a low level is maintained, and first and second counter circuits that count an inverted signal of the clock signal, and are reset by the first or second reset signal. The noise reduction circuit further includes a data output circuit that includes a selector circuit and an output flip-flop circuit that outputs a signal selected by the selector circuit in synchronization with the clock, wherein the selector circuit selects and outputs any of: a signal fixed at a high level or a low level, and an output signal of the output flip-flop circuit, according to logic levels of output signals of the first and second counter circuit.
摘要:
According to one embodiment, a mobile terminal testing device which tests a mobile terminal including a plurality of transmitting antennas by transmitting/receiving radio signals between the mobile terminal testing device and the mobile terminal, includes a radio signal processing module configured to transmit and receive radio signals to and from the mobile terminal and a controller configured to cause the mobile terminal to switch one from another among the plurality of transmitting antennas by a predetermined radio signal transmitted to the mobile terminal via the radio signal processing module.
摘要:
According to one embodiment, a mobile terminal testing device which tests a mobile terminal including a plurality of transmitting antennas by transmitting/receiving radio signals between the mobile terminal testing device and the mobile terminal, includes a radio signal processing module configured to transmit and receive radio signals to and from the mobile terminal and a controller configured to cause the mobile terminal to switch one from another among the plurality of transmitting antennas by a predetermined radio signal transmitted to the mobile terminal via the radio signal processing module.
摘要:
The purpose of the present invention is to provide a better intestine immunomodulator. The intestine immunomodulator of the present invention comprises bacterial cells or a bacterial component of a Lactobacillus paracasei K71 strain having an international deposit No.: FERM BP-11098 as an active ingredient. Preferably, the intestine immunomodulator is used to facilitate production of secretory immunoglobulin A or to activate natural killer cells.
摘要:
Noise reduction circuit includes first and second reset signal generation circuits generating first and second reset signals activated when a data input signal goes to a low level or a high level and are deactivated in synchronization with a clock signal when a high or low level is maintained, and first and second counter circuits that count an inverted signal of clock signal and are reset by the first or second reset signal. The noise reduction circuit further includes a data output circuit including a selector circuit and an output flip-flop circuit that outputs a signal selected by the selector circuit in synchronization with the clock. The selector circuit selects and outputs any of: signal fixed at a high level or low level, and output signal of the output flip-flop circuit, according to logic levels of output signals of the first and second counter circuit.
摘要:
A semiconductor integrated circuit device includes: a first power supply region, power supply to which is controlled; and a second power supply region connected with a first power supply region. The first power supply region includes: a floating preventing circuit configured to fix an output voltage from the first power supply region to the second power supply region to a ground voltage in synchronization with stop of power supply.
摘要:
In order to reduce occurrence of a fetching error of a digital signal, caused by a power-source noise, there is provided a semiconductor device provided with a switching circuit for executing a switching operation according to a pulse control signal and a digital signal hold circuit for fetching a digital signal. The digital signal hold circuit includes a mask signal generation circuit for generating a mask signal from the pulse control signal, the mask signal being for use in keeping the digital signal from being fetched during a time period of power-source noise occurrence caused by the switching operation, and the digital signal is not fetched during the time period of power-source noise occurrence while the digital signal is fetched during a time period of power-source noise nonoccurrence.
摘要:
Noise reduction circuit includes first and second reset signal generation circuits generating first and second reset signals activated when a data input signal goes to a low level or a high level and are deactivated in synchronization with a clock signal when a high or low level is maintained, and first and second counter circuits that count an inverted signal of clock signal and are reset by the first or second reset signal. The noise reduction circuit further includes a data output circuit including a selector circuit and an output flip-flop circuit that outputs a signal selected by the selector circuit in synchronization with the clock. The selector circuit selects and outputs any of: signal fixed at a high level or low level, and output signal of the output flip-flop circuit, according to logic levels of output signals of the first and second counter circuit.