Gate-all-around field effect transistors with robust inner spacers and methods

    公开(公告)号:US10903317B1

    公开(公告)日:2021-01-26

    申请号:US16534317

    申请日:2019-08-07

    Abstract: A gate-all-around field effect transistor (GAAFET) and method. The GAAFET includes nanosheets, a gate around center portions of the nanosheets, and inner spacers aligned below end portions. The nanosheet end portions are tapered from the source/drain regions to the gate and the inner spacers are tapered from the gate to the source/drain regions. Each inner spacer includes: a first spacer layer, which has a uniform thickness and extends laterally from the gate to an adjacent source/drain region; a second spacer layer, which fills the space between a planar top surface of the first spacer layer and a tapered end portion of the nanosheet above; and, for all but the lowermost inner spacers, a third spacer layer, which is the same material as the second spacer layer and which fills the space between a planar bottom surface of the first spacer layer and a tapered end portion of the nanosheet below.

    Hybrid orientation fin field effect transistor and planar field effect transistor
    2.
    发明授权
    Hybrid orientation fin field effect transistor and planar field effect transistor 有权
    混合取向鳍场效应晶体管和平面场效应晶体管

    公开(公告)号:US09275911B2

    公开(公告)日:2016-03-01

    申请号:US13650591

    申请日:2012-10-12

    Abstract: A substrate including a handle substrate, a lower insulator layer, a buried semiconductor layer, an upper insulator layer, and a top semiconductor layer is provided. Semiconductor fins can be formed by patterning a portion of the buried semiconductor layer after removal of the upper insulator layer and the top semiconductor layer in a fin region, while a planar device region is protected by an etch mask. A disposable fill material portion is formed in the fin region, and a shallow trench isolation structure can be formed in the planar device region. The disposable fill material portion is removed, and gate stacks for a planar field effect transistor and a fin field effect transistor can be simultaneously formed. Alternately, disposable gate structures and a planarization dielectric layer can be formed, and replacement gate stacks can be subsequently formed.

    Abstract translation: 提供了包括手柄基板,下绝缘体层,埋入半导体层,上绝缘体层和顶部半导体层的基板。 半导体鳍片可以通过在去除鳍片区域中的上绝缘体层和顶部半导体层之后图案化掩埋半导体层的一部分而形成,而平面器件区域被蚀刻掩模保护。 在翅片区域形成一次性填充材料部分,并且可以在平面装置区域中形成浅沟槽隔离结构。 去除一次性填充材料部分,并且可以同时形成用于平面场效应晶体管和鳍式场效应晶体管的栅极叠层。 或者,可以形成一次性栅极结构和平坦化介电层,并且随后可以形成替换栅极堆叠。

Patent Agency Ranking