Manufacturing method of semiconductor device
    7.
    发明授权
    Manufacturing method of semiconductor device 失效
    半导体器件的制造方法

    公开(公告)号:US06872642B2

    公开(公告)日:2005-03-29

    申请号:US10442226

    申请日:2003-05-21

    摘要: A method of manufacturing a semiconductor device is provided which can suppress leakage current increases by making into silicide. Impurity that suppresses silicide formation reaction (suppression impurity), such as germanium, is introduced into source/drain regions (16, 36) from their upper surfaces. In the source/drain regions (16, 36), a region shallower than a region where the suppression impurity is distributed (50) is made into silicide, so that a silicide film (51) is formed in the source/drain regions (16, 36). Thus, by making the region shallower than the region (50) into silicide, it is possible to suppress that silicide formation reaction extends to the underside of the region to be made into silicide. This enables to reduce the junction leakage between the source/drain regions (16, 36) and a well region.

    摘要翻译: 提供一种制造半导体器件的方法,其可以通过制造硅化物来抑制泄漏电流的增加。 抑制硅化物形成反应(抑制杂质)如锗的杂质从其上表面引入源/漏区(16,36)。 在源极/漏极区域(16,36)中,将比抑制杂质分布区域浅的区域(50)制成硅化物,使得在源极/漏极区域(16)中形成硅化物膜(51) ,36)。 因此,通过使区域(50)的区域比硅化物更浅,可以抑制硅化物形成反应延伸到要制成硅化物的区域的下侧。 这使得能够减少源极/漏极区域(16,36)与阱区域之间的结漏电。

    Method of manufacturing semiconductor device having gate electrode with expanded upper portion
    9.
    发明授权
    Method of manufacturing semiconductor device having gate electrode with expanded upper portion 失效
    制造具有扩大的上部的栅电极的半导体器件的方法

    公开(公告)号:US06835610B2

    公开(公告)日:2004-12-28

    申请号:US10452309

    申请日:2003-06-03

    IPC分类号: H01L21336

    摘要: A method of manufacturing a semiconductor device includes forming a gate insulating film on a semiconductor substrate, forming a polysilicon layer on the gate insulating film, implanting ions into the polysilicon layer, patterning the polysilicon layer to form a gate electrode, annealing the gate electrode, and siliciding an upper portion of the gate electrode to form a silicide layer that has a lower portion facing the gate electrode and an upper portion opposite to the lower portion, the upper portion of the silicide layer being wider than the lower portion. A total dose of ions implanted during the step of implanting is 6×1015/cm2 or larger.

    摘要翻译: 一种制造半导体器件的方法包括在半导体衬底上形成栅极绝缘膜,在栅极绝缘膜上形成多晶硅层,将离子注入到多晶硅层中,构图多晶硅层以形成栅电极,退火栅电极, 并且将所述栅电极的上部硅化,以形成具有面向所述栅电极的下部和与所述下部相对的上部的硅化物层,所述硅化物层的上部比所述下部宽。 在植入步骤期间植入的离子的总剂量为6×10 15 / cm 2以上。

    Semiconductor device and manufacturing method thereof
    10.
    发明授权
    Semiconductor device and manufacturing method thereof 失效
    半导体器件及其制造方法

    公开(公告)号:US06740939B2

    公开(公告)日:2004-05-25

    申请号:US10100090

    申请日:2002-03-19

    IPC分类号: H01L2976

    摘要: CMOS transistors which can satisfy demand for size reduction and demand for reliability and a manufacturing method thereof are provided. A buried-channel type PMOS transistor is provided only in a CMOS transistor (100B) designed for high voltage; surface-channel type NMOS transistors are formed in a low-voltage NMOS region (LNR) and a high-voltage NMOS region (HNR), and a surface-channel type PMOS transistor is formed in a low-voltage PMOS region (LPR).

    摘要翻译: 提供了能够满足尺寸减小和可靠性要求的CMOS晶体管及其制造方法。 掩埋沟道型PMOS晶体管仅设置在高电压设计的CMOS晶体管(100B)中; 表面沟道型NMOS晶体管形成在低压NMOS区域(LNR)和高压NMOS区域(HNR)中,并且在低压PMOS区域(LPR)中形成表面沟道型PMOS晶体管。