Multi-level memory programming and readout

    公开(公告)号:US12153823B2

    公开(公告)日:2024-11-26

    申请号:US17068369

    申请日:2020-10-12

    Abstract: A memory device including a three dimensional crosspoint memory array comprising memory cells each comprising two terminals and a storage element programmable to one of a plurality of program states each representing distinct values for at least two bits; and access circuitry to apply a first program pulse with a positive polarity across the two terminals of a first memory cell of the memory cells to program the first memory cell to a first program state of the program states; and apply a second program pulse with a negative polarity across the two terminals of the first memory cell to program the first memory cell to a second program state of the program states.

    MULTI-LEVEL MEMORY PROGRAMMING AND READOUT

    公开(公告)号:US20220113892A1

    公开(公告)日:2022-04-14

    申请号:US17068369

    申请日:2020-10-12

    Abstract: A memory device including a three dimensional crosspoint memory array comprising memory cells each comprising two terminals and a storage element programmable to one of a plurality of program states each representing distinct values for at least two bits; and access circuitry to apply a first program pulse with a positive polarity across the two terminals of a first memory cell of the memory cells to program the first memory cell to a first program state of the program states; and apply a second program pulse with a negative polarity across the two terminals of the first memory cell to program the first memory cell to a second program state of the program states.

    Memory device with increased electrode resistance to reduce transient selection current

    公开(公告)号:US11264567B2

    公开(公告)日:2022-03-01

    申请号:US16688309

    申请日:2019-11-19

    Abstract: Various embodiments of a three-dimensional cross-point (3D X-point) memory cell design include one or more electrodes having an increased resistance compared to existing memory cell designs or compared to other electrodes within a same memory cell. A memory device includes an array of memory cells with each memory cell arranged between a word line and a bit line of the memory device. Some embodiments include additional material layers to increase memory cell resistance. Some embodiments include electrodes having an increased thickness to increase the resistance. Some embodiments include electrodes having a composition with a higher resistivity. Some embodiments include electrodes with increased interface resistance. Some embodiments include a combination of such features. In any case, the resulting increased memory cell resistance causes a reduction in the transient selection current for the given memory cell.

    Set and reset operation in phase change memory and associated techniques and configurations
    8.
    发明授权
    Set and reset operation in phase change memory and associated techniques and configurations 有权
    在相变存储器和相关技术和配置中设置和复位操作

    公开(公告)号:US09368205B2

    公开(公告)日:2016-06-14

    申请号:US14010417

    申请日:2013-08-26

    Abstract: Embodiments of the present disclosure describe techniques and configurations for word-line path isolation in a phase change memory (PCM) device. In an embodiment, a method includes increasing a current through a memory cell of a phase change memory (PCM) device, wherein the memory cell is coupled with a capacitor and subsequent to said increasing the current, generating a transient current through the memory cell by discharge of the capacitor to reset the memory cell. In another embodiment, a method includes increasing a current through a memory cell of a phase change memory (PCM) device and controlling the current to be greater than a threshold current and lower than a hold current of the memory cell to set the memory cell. Other embodiments may be described and/or claimed.

    Abstract translation: 本公开的实施例描述了在相变存储器(PCM)设备中的字线路径隔离的技术和配置。 在一个实施例中,一种方法包括增加通过相变存储器(PCM)器件的存储器单元的电流,其中存储器单元与电容器耦合,并且随后增加电流,产生通过存储器单元的瞬态电流,由 放电电容器来重置存储单元。 在另一个实施例中,一种方法包括增加通过相变存储器(PCM)器件的存储器单元的电流,并且控制电流大于阈值电流并且低于存储器单元的保持电流以设置存储器单元。 可以描述和/或要求保护其他实施例。

Patent Agency Ranking