Layered super-reticle computing: architectures and methods

    公开(公告)号:US10691182B2

    公开(公告)日:2020-06-23

    申请号:US16416753

    申请日:2019-05-20

    申请人: Intel Corporation

    摘要: Embodiments herein may present an integrated circuit or a computing system having an integrated circuit, where the integrated circuit includes a physical network layer, a physical computing layer, and a physical memory layer, each having a set of dies, and a die including multiple tiles. The physical network layer further includes one or more signal pathways dynamically configurable between multiple pre-defined interconnect topologies for the multiple tiles, where each topology of the multiple pre-defined interconnect topologies corresponds to a communication pattern related to a workload. At least a tile in the physical computing layer is further arranged to move data to another tile in the physical computing layer or a storage cell of the physical memory layer through the one or more signal pathways in the physical network layer. Other embodiments may be described and/or claimed.

    Apparatus, methods, and systems for memory consistency in a configurable spatial accelerator

    公开(公告)号:US10417175B2

    公开(公告)日:2019-09-17

    申请号:US15859466

    申请日:2017-12-30

    申请人: Intel Corporation

    IPC分类号: G06F15/16 G06F15/173 G06F9/54

    摘要: Methods and apparatuses relating to consistency in an accelerator are described. In one embodiment, request address file (RAF) circuits are coupled to a spatial array by a first network, a memory is coupled to the RAF circuits by a second network, a RAF circuit is to not issue, into the second network, a request to the memory marked with a program order dependency on a previous request until receiving a first token generated by completion of the previous request to the memory by another RAF circuit, and a second RAF circuit is to not issue, into the second network, a second request to the memory marked with a program order dependency on a first request until receiving a second token sent by a first RAF circuit when a predetermined time period has lapsed since the first request was issued by the first RAF circuit into the second network.

    Interruptible and restartable matrix multiplication instructions, processors, methods, and systems

    公开(公告)号:US10275243B2

    公开(公告)日:2019-04-30

    申请号:US15201442

    申请日:2016-07-02

    申请人: Intel Corporation

    IPC分类号: G06F9/30 G06F9/38

    摘要: A processor of an aspect includes a decode unit to decode a matrix multiplication instruction. The matrix multiplication instruction is to indicate a first memory location of a first source matrix, is to indicate a second memory location of a second source matrix, and is to indicate a third memory location where a result matrix is to be stored. The processor also includes an execution unit coupled with the decode unit. The execution unit, in response to the matrix multiplication instruction, is to multiply a portion of the first and second source matrices prior to an interruption, and store a completion progress indicator in response to the interruption. The completion progress indicator to indicate an amount of progress in multiplying the first and second source matrices, and storing corresponding result data to the third memory location, that is to have been completed prior to the interruption.

    Processors, methods, and systems for debugging a configurable spatial accelerator

    公开(公告)号:US11086816B2

    公开(公告)日:2021-08-10

    申请号:US15719281

    申请日:2017-09-28

    申请人: Intel Corporation

    IPC分类号: G06F15/80

    摘要: Systems, methods, and apparatuses relating to debugging a configurable spatial accelerator are described. In one embodiment, a processor includes a plurality of processing elements and an interconnect network between the plurality of processing elements to receive an input of a dataflow graph comprising a plurality of nodes, wherein the dataflow graph is to be overlaid into the interconnect network and the plurality of processing elements with each node represented as a dataflow operator in the plurality of processing elements, and the plurality of processing elements are to perform an operation by a respective, incoming operand set arriving at each of the dataflow operators of the plurality of processing elements. At least a first of the plurality of processing elements is to enter a halted state in response to being represented as a first of the plurality of dataflow operators.

    Processors, methods, and systems with a configurable spatial accelerator

    公开(公告)号:US10515046B2

    公开(公告)日:2019-12-24

    申请号:US15640543

    申请日:2017-07-01

    申请人: Intel Corporation

    IPC分类号: G06F13/42 G06F9/50 G06F15/82

    摘要: Systems, methods, and apparatuses relating to a configurable spatial accelerator are described. In one embodiment, a processor includes a synchronizer circuit coupled between an interconnect network of a first tile and an interconnect network of a second tile and comprising storage to store data to be sent between the interconnect network of the first tile and the interconnect network of the second tile, the synchronizer circuit to convert the data from the storage between a first voltage or a first frequency of the first tile and a second voltage or a second frequency of the second tile to generate converted data, and send the converted data between the interconnect network of the first tile and the interconnect network of the second tile

    Processors and methods for pipelined runtime services in a spatial array

    公开(公告)号:US10467183B2

    公开(公告)日:2019-11-05

    申请号:US15640538

    申请日:2017-07-01

    申请人: Intel Corporation

    IPC分类号: G06F15/78 G06F15/80 G06F15/82

    摘要: Methods and apparatuses relating to pipelined runtime services in spatial arrays are described. In one embodiment, a processor includes processing elements; an interconnect network between the processing elements; a first configuration controller coupled to a first subset of the processing elements; and a second configuration controller coupled to a second, different subset of the processing elements, the first configuration controller and the second configuration controller are to configure the first subset and the second, different subset according to configuration information for a first context, and, for a context switch, the first configuration controller is to configure the first subset according to configuration information for a second context after pending operations of the first context are completed in the first subset and block second context dataflow into the second, different subset's input from the first subset's output until pending operations of the first context are completed in the second, different subset.

    Synchronization logic for memory requests

    公开(公告)号:US10430252B2

    公开(公告)日:2019-10-01

    申请号:US16192322

    申请日:2018-11-15

    申请人: Intel Corporation

    摘要: In an embodiment, a processor includes a plurality of cores and synchronization logic. The synchronization logic includes circuitry to: receive a first memory request and a second memory request; determine whether the second memory request is in contention with the first memory request; and in response to a determination that the second memory request is in contention with the first memory request, process the second memory request using a non-blocking cache coherence protocol. Other embodiments are described and claimed.