Encoding test data of microelectronic devices, and related methods, devices, and systems

    公开(公告)号:US11508453B2

    公开(公告)日:2022-11-22

    申请号:US16996120

    申请日:2020-08-18

    Inventor: Jason M. Johnson

    Abstract: Memory devices are disclosed. A memory device may include a number of column planes, and at least one circuit. The at least one circuit may be configured to receive test result data for a column address for each column plane of the number of column planes of the memory array. The at least one circuit may also be configured to convert the test result data to a first result responsive to only one bit of a number of bits of the number of column planes failing a test for the column address. Further, the at least one circuit may be configured to convert the test result data to a second result responsive to only one column plane failing the test for the column address and more than one bit of the one column plane being defective. Methods of testing a memory device, and electronic systems are also disclosed.

    Memory with per die temperature-compensated refresh control

    公开(公告)号:US11200939B1

    公开(公告)日:2021-12-14

    申请号:US16921729

    申请日:2020-07-06

    Abstract: Memory devices, systems, and associated methods with per die temperature-compensated refresh control, and associated methods, are disclosed herein. In one embodiment, a memory device includes a plurality of memory cells and a sensor configured to measure a temperature of the memory device. The memory device determines a frequency at which it is receiving refresh commands. The memory device is further configured to skip refresh operations of the memory cells based, at least in part, on the determination and on the temperature of the memory device.

    DATA COMPRESSION FOR GLOBAL COLUMN REPAIR

    公开(公告)号:US20210183461A1

    公开(公告)日:2021-06-17

    申请号:US16716366

    申请日:2019-12-16

    Inventor: Jason M. Johnson

    Abstract: Methods, systems, and devices for data compression for global column repair are described. In some cases, a testing device may perform a first internal read operation to identify errors associated with on one or more column planes. A value (e.g., a bit) indicating whether an error occurred when testing each column plane may be stored. The testing device may perform a second internal read operation on the same column planes, or on column planes of a different bank of memory cells. The values (e.g., bits) indicating whether errors occurred during the first internal read operation and the values indicating whether errors occurred during the second internal read operation may be combined and stored in a register. The stored values may be read out (e.g., as a burst) to repair the defective column planes.

    ENCODING TEST DATA OF MICROELECTRONIC DEVICES, AND RELATED METHODS, DEVICES, AND SYSTEMS

    公开(公告)号:US20220059177A1

    公开(公告)日:2022-02-24

    申请号:US16996120

    申请日:2020-08-18

    Inventor: Jason M. Johnson

    Abstract: Memory devices are disclosed. A memory device may include a number of column planes, and at least one circuit. The at least one circuit may be configured to receive test result data for a column address for each column plane of the number of column planes of the memory array. The at least one circuit may also be configured to convert the test result data to a first result responsive to only one bit of a number of bits of the number of column planes failing a test for the column address. Further, the at least one circuit may be configured to convert the test result data to a second result responsive to only one column plane failing the test for the column address and more than one bit of the one column plane being defective. Methods of testing a memory device, and electronic systems are also disclosed.

    MEMORY WITH PER DIE TEMPERATURE-COMPENSATED REFRESH CONTROL

    公开(公告)号:US20220005523A1

    公开(公告)日:2022-01-06

    申请号:US16921729

    申请日:2020-07-06

    Abstract: Memory devices, systems, and associated methods with per die temperature-compensated refresh control, and associated methods, are disclosed herein. In one embodiment, a memory device includes a plurality of memory cells and a sensor configured to measure a temperature of the memory device. The memory device determines a frequency at which it is receiving refresh commands. The memory device is further configured to skip refresh operations of the memory cells based, at least in part, on the determination and on the temperature of the memory device.

Patent Agency Ranking