-
公开(公告)号:US20200211486A1
公开(公告)日:2020-07-02
申请号:US16547787
申请日:2019-08-22
发明人: Zhen WANG , Wenwen QIN , Mingchao MA , Wenchao HAN , Jian SUN , Yun QIAO , Jun FAN
IPC分类号: G09G3/36
摘要: An array substrate, a display panel, a display device, and driving methods thereof are provided. The array substrate includes a plurality of subpixels arranged in an array, a plurality of data lines, and a plurality of switches. The plurality of subpixels include subpixels of a first color, subpixels of a second color, subpixels of a third color, and subpixels of a fourth color, in odd rows of subpixels, the subpixels of the first color, the subpixels of the second color, the subpixels of the third color, and the subpixels of the fourth color are sequentially arranged; in even rows of subpixels, the subpixels of the third color, the subpixels of the fourth color, the subpixels of the first color, and the subpixels of the second color are sequentially arranged; and each column of subpixels corresponds to and is connected with a data line.
-
公开(公告)号:US20180342187A1
公开(公告)日:2018-11-29
申请号:US15759722
申请日:2017-09-13
发明人: Yue SHAN , Jun FAN , Jiguo WANG , Yishan FU , Mingchao MA
CPC分类号: G09G3/20 , G09G2310/0286 , G09G2310/06 , G11C19/28 , G11C19/287
摘要: A shift register, a gate driving circuit, a display panel and a driving method. The shift register includes: an input circuit, an output circuit, a pull-up-node pull-down circuit, a first control circuit, a second control circuit and an output pull-down circuit. The first control circuit is configured to write a fourth clock signal into a first pull-down node and write a first power voltage into a second pull-down node responsive to a first control signal, and to write the first power voltage into the first pull-down node responsive to a voltage of a pull-up node. The second control circuit is configured to write the fourth clock signal into the second pull-down node and write the first power voltage into the first pull-down node responsive to a second control signal, and to write the first power voltage into the second pull-down node responsive to the voltage of the pull-up node.
-
公开(公告)号:US20180190490A1
公开(公告)日:2018-07-05
申请号:US15718191
申请日:2017-09-28
发明人: Mingchao MA , Jun FAN , Fuqiang LI
IPC分类号: H01L21/02 , H01L29/786 , H01L29/66 , H01L21/324 , H01L21/306 , H01L21/285 , H01L29/45 , H01L21/3205
CPC分类号: H01L21/02672 , H01L21/02532 , H01L21/02592 , H01L21/2855 , H01L21/30604 , H01L21/32051 , H01L21/324 , H01L27/127 , H01L27/1277 , H01L29/458 , H01L29/66765 , H01L29/78603 , H01L29/78618 , H01L29/78633 , H01L29/78675 , H01L29/78678
摘要: Disclosed are a thin film transistor and a method for fabricating the same, where annealing can be performed on a base substrate formed with a metal inductive layer to thereby perform metal induced crystallization so as to fabricate the bottom-gate low-temperature poly-silicon thin film transistor while dispensing with a shielding layer in a top-gate thin film transistor. Furthermore an amorphous-silicon layer can be converted into a poly-silicon layer due to metal induced crystallization, and the patterning process can be further performed on the poly-silicon layer to form a first doped zone corresponding to an active layer, and a second doped zone corresponding to a source and drain area, so that a channel area can be separated from the source and drain area to thereby guarantee the electrical performance of the thin film transistor.
-
4.
公开(公告)号:US20200258460A1
公开(公告)日:2020-08-13
申请号:US16649643
申请日:2019-05-21
发明人: Mingchao MA
IPC分类号: G09G3/36 , G02F1/1362
摘要: A pixel arrangement structure includes a plurality of pixel repeating units arranged in a matrix in a row direction and a column direction. Each of the plurality of pixel repeating units includes a first pixel unit and a second pixel unit sequentially arranged in the column direction. The first pixel unit includes a first sub-pixel, a second sub-pixel, a third sub-pixel, and a fourth sub-pixel which are sequentially arranged in the row direction. The second pixel unit includes a third sub-pixel, a fourth sub-pixel, a first sub-pixel, and a second sub-pixel which are sequentially arranged in the row direction. Each column of sub-pixels is divided into a first subset of sub-pixels connected to a first data line and a second subset of sub-pixels connected to a second data line.
-
5.
公开(公告)号:US20190212853A1
公开(公告)日:2019-07-11
申请号:US16225320
申请日:2018-12-19
发明人: Mingchao MA , Jun FAN , Fuqiang LI
CPC分类号: G06F3/0412 , G06F3/04164 , G06F3/044 , G06F3/0443 , G06F3/047 , G06F2203/04103 , H01L27/124 , H01L27/127
摘要: An array substrate includes: thin film transistors disposed on a base substrate; pixel electrodes disposed on a side of the thin film transistors facing away from the base substrate, each pixel electrode being coupled with a drain of a corresponding thin film transistor; common electrodes disposed on a side of the pixel electrodes facing away from the thin film transistors; and touch electrodes disposed on a side of the common electrodes facing away from the pixel electrodes, each touch electrode being coupled with a corresponding common electrode.
-
公开(公告)号:US20180260059A1
公开(公告)日:2018-09-13
申请号:US15801863
申请日:2017-11-02
发明人: Mingchao MA
IPC分类号: G06F3/041 , H01L27/12 , H01L29/786 , G06F3/044 , G06F3/047
CPC分类号: G06F3/0412 , G02F1/13338 , G02F1/13439 , G02F1/13452 , G02F1/1362 , G02F1/136286 , G02F1/1368 , G02F2001/13685 , G02F2201/123 , G02F2202/104 , G06F3/044 , G06F3/047 , G06F2203/04111 , H01L27/1222 , H01L27/124 , H01L29/78675
摘要: An array substrate, an in-cell touch screen, and a display device are provided. The array substrate includes: gate lines and data lines crossing each other; an array of pixels defined by the gate lines and the data lines, wherein a pixel electrode arranged in each pixel is connected with the gate line and the data line through a thin film transistor; and a plurality of touch electrodes arranged in an array, each of the touch electrodes being connected with the data line through a via-hole, wherein the touch electrodes are transparent electrodes; and wherein the data line is configured to output either a touch signal or a display signal at a time, wherein the display signal is transmitted to the pixel electrode through the thin film transistor, and the touch signal is transmitted to the touch electrode through the via-hole.
-
公开(公告)号:US20210193000A1
公开(公告)日:2021-06-24
申请号:US16068278
申请日:2017-12-13
发明人: Mingchao MA , Jun FAN
摘要: A shift register and a driving method thereof, a gate driving circuit and a display apparatus are disclosed. The shift register includes an input circuit, a pull-up node charging circuit and an output circuit. The pull-up node charging circuit is connected with a first voltage terminal, a second voltage terminal, the input circuit and a pull-up node, and is configured to charge the pull-up node and maintain a level of the pull-up node under control of the first input signal.
-
公开(公告)号:US20210142747A1
公开(公告)日:2021-05-13
申请号:US17153120
申请日:2021-01-20
发明人: Zhen WANG , Wenwen QIN , Mingchao MA , Wenchao HAN , Jian SUN , Yun QIAO , Jun FAN
IPC分类号: G09G3/36
摘要: An array substrate, a display panel, a display device, and driving methods thereof are provided. The array substrate includes subpixels arranged in an array, and switches. The subpixels include subpixels of a first color, subpixels of a second color, subpixels of a third color, subpixels of a fourth color, in odd rows of subpixels, the subpixels of the first color, the subpixels of the second color, the subpixels of the third color, the subpixels of the fourth color are sequentially arranged; in even rows of subpixels, the subpixels of the third color, the subpixels of the fourth color, the subpixels of the first color, the subpixels of the second color are sequentially arranged; and the subpixels of the first color are white subpixels; the subpixels of the second color are blue subpixels; the subpixels of the third color are green subpixels; the subpixels of the fourth color are red subpixels.
-
公开(公告)号:US20200327949A1
公开(公告)日:2020-10-15
申请号:US15776980
申请日:2017-09-21
发明人: Mingchao MA , Jun FAN , Yue SHAN
摘要: The present disclosure provides a shift register unit whose operating time includes a plurality of multi-frame periods, each of the multi-frame periods including a plurality of frame periods. The shift register unit includes a trigger signal input terminal, an input circuit, a pull-up circuit, a pull-down control circuit, a plurality of pull-down circuits, and a signal output terminal. The pull-down control circuit is configured to sequentially provide active signals to the control terminals of respective pull-down circuits in pull-down stages of respective frame periods of one multi-frame period. The present disclosure further provides a shift register, a gate driving circuit and a display panel.
-
10.
公开(公告)号:US20210325988A1
公开(公告)日:2021-10-21
申请号:US16338288
申请日:2018-10-24
发明人: Mingchao MA , Jun Fan , Fuqiang LI
IPC分类号: G06F3/041
摘要: The present disclosure relates to the field of touch display technologies, and provides an array substrate, a manufacturing method thereof, a touch display panel and a touch display device. The array substrate includes a base substrate, and a plurality of thin film transistors, an insulating planarization layer, a plurality of pixel electrodes, a plurality of touch electrodes and a plurality of common electrodes formed sequentially on the base substrate. The insulating planarization layer has a plurality of vias exposing a drain of each thin film transistor respectively. Each pixel electrode is connected to a drain of a corresponding thin film transistor through a via in the insulating planarization layer, and each common electrode is connected to a corresponding touch electrode.
-
-
-
-
-
-
-
-
-