Abstract:
Efficiency of computation of logarithmic and exponential functions may be improved using multiplication by pre-computed coefficients to obtain intermediate products.
Abstract:
Embodiments of encoding input data into parity data in mechanisms are described generally herein. Other embodiments may be described and claimed.
Abstract:
Embodiments of an iterative decoder with early-exit condition detection and methods for decoding are generally described herein. Other embodiments may be described and claimed. In some embodiments, a first codeword is generated from decoded bits after one or more half-iterations of an iterative decoder, a second codeword from decoded bits after an additional half-iteration of the iterative decoder, and the first and second codewords are compared to determine whether the decoded bits are valid. In some embodiments, double or triple codeword matching is selected based on an estimated signal-to-noise ratio (SNR) and the modulation level.
Abstract:
In one embodiment, a modulo addressing unit for a processor is described that includes a plurality of adders to generate an uncorrected target module address and at least one corrected target module address in parallel. A comparator selects one of the target module addresses a function of a base address (b) for a circular buffer, a length (L) of the circular buffer, an index address (I) and a modifier value (M). In one embodiment the comparator selects a first corrected target module address when I+M =B+L and an uncorrected module address when B
Abstract translation:在一个实施例中,描述了一种用于处理器的模寻址单元,其包括多个加法器,以并行生成未校正的目标模地址和至少一个校正的目标模数地址。 比较器选择目标模数地址中的一个作为循环缓冲器的基址(b),循环缓冲器的长度(L),索引地址(I)和修改值(M)的函数。 在一个实施例中,当I + M = B + L时第二校正目标模地址和当B <= I + M
Abstract:
In general, in one aspect, the disclosure describes a unified simplified maximum likelihood detector to be utilized with multiple input multiple output (MIMO) receivers to estimate transmitted signals. The unified detector includes a common framework capable of being utilized for multiple detection modes and multiple MIMO configurations.
Abstract:
In general, in one aspect, the disclosure describes a unified simplified maximum likelihood detector to be utilized with multiple input multiple output (MIMO) receivers to estimate transmitted signals. The unified detector includes a common framework capable of being utilized for multiple spatial operational modes and multiple MIMO configurations.
Abstract:
Embodiments of encoding input data into parity data in mechanisms are described generally herein. Other embodiments may be described and claimed.
Abstract:
Efficiency of computation of logarithmic and exponential functions may be improved using multiplication by pre-computed coefficients to obtain intermediate products.
Abstract:
Efficiency of computation of logarithmic and exponential functions may be improved using multiplication by pre-computed coefficients to obtain intermediate products.