Semiconductor device
    3.
    发明授权

    公开(公告)号:US09768257B2

    公开(公告)日:2017-09-19

    申请号:US14153203

    申请日:2014-01-13

    Abstract: A high electron mobility transistor having a channel layer, electron supply layer, source electrode, and drain electrode is included so as to have a cap layer formed on the electron supply layer between the source and drain electrodes and having an inclined side surface, an insulating film having an opening portion on the upper surface of the cap layer and covering the side surface thereof, and a gate electrode is formed in the opening portion and extending, via the insulating film, over the side surface of the cap layer on the drain electrode side. The gate electrode having an overhang on the drain electrode side can reduce the peak electric field.

    Semiconductor device and field effect transistor with controllable threshold voltage
    4.
    发明授权
    Semiconductor device and field effect transistor with controllable threshold voltage 有权
    具有可控阈值电压的半导体器件和场效应晶体管

    公开(公告)号:US09530879B2

    公开(公告)日:2016-12-27

    申请号:US14947172

    申请日:2015-11-20

    Abstract: A semiconductor device including a field effect transistor including a substrate, a lower barrier layer provided on the substrate, a channel layer provided on the lower barrier layer, an electron supplying layer provided on the channel layer, a source electrode and a drain electrode provided on the electron layer, and a gate electrode provided between the source electrode and the drain electrode. The lower barrier layer includes a composition of In1-zAlzN (0≦z≦1). The channel layer includes a composition of AlxGa1-xN (0≦x≦1). A recess is provided in a region between the source electrode and the drain electrode, wherein the recess goes through the electron supplying layer to a depth that exposes the channel layer, and the gate electrode is disposed on a gate insulating film that covers a bottom surface and an inner wall surface of the recess.

    Abstract translation: 一种包括场效应晶体管的半导体器件,包括衬底,设置在衬底上的下阻挡层,设置在下阻挡层上的沟道层,设置在沟道层上的电子供给层,设置在沟道层上的源电极和漏电极 电子层和设置在源电极和漏电极之间的栅电极。 下阻挡层包括In1-zAlzN(0≤z≤1)的组成。 沟道层包括Al x Ga 1-x N(0≤x≤1)的组成。 在源电极和漏电极之间的区域设置有凹部,其中,凹部穿过电子供给层到达暴露沟道层的深度,并且栅电极设置在覆盖底面的栅极绝缘膜上 和凹部的内壁表面。

    FIELD EFFECT TRANSISTOR, AND MULTILAYERED EPITAXIAL FILM FOR USE IN PREPARATION OF FIELD EFFECT TRANSISTOR
    5.
    发明申请
    FIELD EFFECT TRANSISTOR, AND MULTILAYERED EPITAXIAL FILM FOR USE IN PREPARATION OF FIELD EFFECT TRANSISTOR 有权
    场效应晶体管和用于制备场效应晶体管的多层外延膜

    公开(公告)号:US20140367743A1

    公开(公告)日:2014-12-18

    申请号:US14470403

    申请日:2014-08-27

    Abstract: In a group III nitride-type field effect transistor, the present invention reduces a leak current component by conduction of residual carriers in a buffer layer, and achieves improvement in a break-down voltage, and enhances a carrier confinement effect (carrier confinement) of a channel to improve pinch-off characteristics (to suppress a short channel effect). For example, when applying the present invention to a GaN-type field effect transistor, besides GaN of a channel layer, a composition-modulated (composition-gradient) AlGaN layer in which aluminum composition reduces toward a top gradually or stepwise is used as a buffer layer (hetero buffer). To gate length Lg of a FET to be prepared, a sum a of layer thicknesses of an electron supply layer and a channel layer is selected so as to fulfill Lg/a≧5, and in such a case, the layer thickness of the channel layer is selected in a range of not exceeding 5 times (about 500 Å) as long as a de Broglie wavelength of two-dimensional electron gas accumulated in the channel layer in room temperature.

    Abstract translation: 在III族氮化物型场效应晶体管中,本发明通过缓冲层中的残留载流子的传导来减少漏电流成分,并且可以实现击穿电压的提高,并且提高了载流子限制效应(载流子限制) 提高夹断特性的通道(抑制短路效应)。 例如,当将本发明应用于GaN型场效应晶体管时,除了沟道层的GaN之外,使用其中铝组成逐渐或逐步朝向顶部的组分调制(组成梯度)AlGaN层用作 缓冲层(杂质缓冲液)。 对于要制备的FET的栅极长度Lg,选择电子供给层和沟道层的层厚度的和a以满足Lg /a≥5,并且在这种情况下,沟道的层厚度 只要在室温下积聚在通道层中的二维电子气的德布罗意波长,不超过5倍(约500)的范围内选择层。

    Semiconductor device and method of manufacturing the same
    7.
    发明授权
    Semiconductor device and method of manufacturing the same 有权
    半导体装置及其制造方法

    公开(公告)号:US08907349B2

    公开(公告)日:2014-12-09

    申请号:US13872914

    申请日:2013-04-29

    Abstract: In a high electron mobility transistor, with a normally-off operation maintained, on-resistance can be sufficiently reduced, so that the performance of a semiconductor device including the high electron mobility transistor is improved. Between a channel layer and an electron supply layer, a spacer layer whose band gap is larger than the band gap of the electron supply layer is provided. Thereby, due to the fact that the band gap of the spacer layer is large, a high potential barrier (electron barrier) is formed in the vicinity of an interface between the channel and the electron supply layer.

    Abstract translation: 在高电子迁移率晶体管中,保持常关断操作,可以充分降低导通电阻,从而提高包括高电子迁移率晶体管的半导体器件的性能。 在沟道层和电子供给层之间设置带隙大于电子供给层的带隙的间隔层。 因此,由于间隔层的带隙大,所以在沟道与电子供给层的界面附近形成高电位势垒(电子势垒)。

Patent Agency Ranking