-
1.
公开(公告)号:US12170120B2
公开(公告)日:2024-12-17
申请号:US18227545
申请日:2023-07-28
Applicant: STMicroelectronics International N.V.
Inventor: Hitesh Chawla , Tanuj Kumar , Bhupender Singh , Harsh Rawat , Kedar Janardan Dhori , Manuj Ayodhyawasi , Nitin Chawla , Promod Kumar
Abstract: The memory array of a memory includes sub-arrays with memory cells arranged in a row-column matrix where each row includes a word line and each sub-array column includes a local bit line. A row decoder circuit supports two modes of memory circuit operation: a first mode where only one word line in the memory array is actuated during a memory read and a second mode where one word line per sub-array are simultaneously actuated during the memory read. An input/output circuit for each column includes inputs to the local bit lines of the sub-arrays, a column data output coupled to the bit line inputs, and a sub-array data output coupled to each bit line input. Both BIST and ATPG testing of the input/output circuit are supported. For BIST testing, multiple data paths between the bit line inputs and the column data output are selectively controlled to provide complete circuit testing.
-
公开(公告)号:US09865333B2
公开(公告)日:2018-01-09
申请号:US15132680
申请日:2016-04-19
Applicant: STMicroelectronics International N.V.
Inventor: Kedar Janardan Dhori , Ashish Kumar , Hitesh Chawla , Praveen Kumar Verma
IPC: G11C11/00 , G11C11/419
CPC classification number: G11C11/419 , G11C8/08 , G11C11/418
Abstract: A memory circuit includes a wordline, memory cells connected to the wordline and a wordline driver circuit including a p-channel pull-up transistor. The memory circuit further includes a read assist circuit including an n-channel pull-down transistor having a source-drain path connected between the wordline and a ground node and an n-channel diode-connected transistor having a source-drain path connected between a positive supply node and a gate terminal of the n-channel pull-down transistor. The n-channel diode-connected transistor is configured to apply a biasing voltage to the gate terminal of the n-channel pull-down transistor that is a relatively lower voltage for relatively lower temperatures and a relatively higher voltage for relatively higher temperatures.
-
公开(公告)号:US20170301396A1
公开(公告)日:2017-10-19
申请号:US15132680
申请日:2016-04-19
Applicant: STMicroelectronics International N.V.
Inventor: Kedar Janardan Dhori , Ashish Kumar , Hitesh Chawla , Praveen Kumar Verma
IPC: G11C11/419
CPC classification number: G11C11/419 , G11C8/08 , G11C11/418
Abstract: A memory circuit includes a wordline, memory cells connected to the wordline and a wordline driver circuit including a p-channel pull-up transistor. The memory circuit further includes a read assist circuit including an n-channel pull-down transistor having a source-drain path connected between the wordline and a ground node and an n-channel diode-connected transistor having a source-drain path connected between a positive supply node and a gate terminal of the n-channel pull-down transistor. The n-channel diode-connected transistor is configured to apply a biasing voltage to the gate terminal of the n-channel pull-down transistor that is a relatively lower voltage for relatively lower temperatures and a relatively higher voltage for relatively higher temperatures.
-
-