-
公开(公告)号:US20240012051A1
公开(公告)日:2024-01-11
申请号:US18448265
申请日:2023-08-11
Applicant: STMicroelectronics International N.V.
Inventor: Venkata Narayanan Srinivasan , Shiv Kumar Vats , Tripti Gupta
IPC: G01R31/3177 , G01R31/317 , G06F1/04
CPC classification number: G01R31/3177 , G01R31/31724 , G01R31/31727 , G06F1/04
Abstract: In an embodiment, a method for performing scan includes: entering scan mode; receiving a test pattern; applying the test pattern through a first scan chain by asserting and deasserting a scan enable signal to respectively perform shift and capture operations to the first scan chain; while applying the test pattern through the first scan chain, controlling a further scan flip-flop with the first scan chain without transitioning a further scan enable input of the further scan flip-flop; and evaluating an output of the first scan chain to detect faults.
-
公开(公告)号:US11714131B1
公开(公告)日:2023-08-01
申请号:US17699900
申请日:2022-03-21
Applicant: STMicroelectronics International N.V.
IPC: G01R31/3185 , G01R31/317 , G01R31/3177
CPC classification number: G01R31/318533 , G01R31/318552 , G01R31/3177 , G01R31/31725
Abstract: In an embodiment, a method for performing scan testing includes: generating first and second scan clock signals; providing the first and second scan clock signals to first and second scan chains, respectively, where the first and second scan clock signals includes respective first shift pulses when a scan enable signal is asserted, and respective first capture pulses when the scan enable signal is deasserted, where the first shift pulse of the first and second scan clock signals correspond to a first clock pulse of a first clock signal, where the first capture pulse of the first scan clock signal corresponds to a second clock pulse of the first clock signal, and where the first capture pulse of the second scan clock signal corresponds to a first clock pulse of a second clock signal different from the first clock signal.
-
公开(公告)号:US20220244308A1
公开(公告)日:2022-08-04
申请号:US17164570
申请日:2021-02-01
Applicant: STMicroelectronics International N.V.
Inventor: Venkata Narayanan Srinivasan , Shiv Kumar Vats , Tripti Gupta
IPC: G01R31/3177 , G06F1/04 , G01R31/317
Abstract: In an embodiment, a method for performing scan includes: entering scan mode; receiving a test pattern; applying the test pattern through a first scan chain by asserting and deasserting a scan enable signal to respectively perform shift and capture operations to the first scan chain; while applying the test pattern through the first scan chain, controlling a further scan flip-flop with the first scan chain without transitioning a further scan enable input of the further scan flip-flop; and evaluating an output of the first scan chain to detect faults.
-
公开(公告)号:US20240427366A1
公开(公告)日:2024-12-26
申请号:US18337720
申请日:2023-06-20
Applicant: STMicroelectronics International N.V.
IPC: G06F1/06
Abstract: According to an embodiment, a method for testing a scan chain is provided. The method includes receiving a first clock signal and a first scan enable signal and generating a second and third clock signal based on the first clock signal and the first scan enable signal. The third clock signal is delayed by a clock pulse from the second clock signal. The first, second, and third clock signal have the same duty cycle. The method further includes providing the second clock signal and the second scan enable signal to, respectively, a clock terminal and scan enable input of a first scan flip-flop of the scan chain. The method further includes providing the third clock signal and a third scan enable signal to, respectively, a clock terminal and a scan enable input of a last scan flip-flop of the scan chain.
-
公开(公告)号:US10802077B1
公开(公告)日:2020-10-13
申请号:US16387809
申请日:2019-04-18
Applicant: STMicroelectronics International N.V.
Inventor: Venkata Narayanan Srinivasan , Shiv Kumar Vats , Himanshu
IPC: G01R31/3185 , G01R31/3183 , G01R31/3187
Abstract: A test circuit includes a BIST clock generator and a functional clock generator. A first multiplexer selectively passes the BIST clock or the functional clock as a selected clock in response to a clock selection signal. BIST logic operates based upon the BIST clock. Functional logic operating based upon the functional clock signal. A memory operates based upon the selected clock. When the test circuit is operating in BIST mode, a clock selection circuit receives and passes a BIST signal as the clock selection signal. When the test circuit is operating in a shift phase of a scan test mode, it generates the clock selection signal as asserted, and when the test circuit is operating in the capture phase of the scan test mode, it generates the clock signal as equal to a last bit received from a scan chain.
-
公开(公告)号:US20240426907A1
公开(公告)日:2024-12-26
申请号:US18338082
申请日:2023-06-20
Applicant: STMicroelectronics International N.V.
IPC: G01R31/3185
Abstract: An integrated circuit includes a first set and a second set of scan flip flops, a circuit under test, and a controller. Each scan flip flop of the first set includes a scan enable input coupled to a first scan enable signal. The circuit under test includes logic elements downstream of the first set. The second set includes at least one scan flip flop downstream of the logic elements. Each scan flip flop of the second set includes a scan enable input coupled to a second scan enable signal. The controller is configured to test the logic elements by shifting test patterns into the first set while asserting both the first and second scan enable signal, launching the test patterns, and capturing results from the second set while continuing to assert the first scan enable signal and deasserting the second scan enable signal.
-
公开(公告)号:US20240250668A1
公开(公告)日:2024-07-25
申请号:US18100975
申请日:2023-01-24
Applicant: STMicroelectronics International N.V.
IPC: H03K3/037 , G01R31/3185 , G01R31/3187 , H03K19/20
CPC classification number: H03K3/037 , G01R31/318597 , G01R31/3187 , H03K19/20
Abstract: According to an embodiment, a digital circuit includes an OR gate and a flip-flop. The OR gate includes a first input and a second input. The first input of the OR gate is coupled to a control signal, and the second input of the OR gate is coupled to an uncovered functional combination logic of the digital circuit. The first input of the OR gate is configured to be pulled low by the control signal in response to setting the digital circuit in a configuration to test the uncovered functional combination logic. The flip-flop includes a reset pin or a set pin coupled to the output of the OR gate. The output of the flip-flop is configured to be observed during a testing of the uncovered functional combination logic to detect defects in the digital circuit.
-
公开(公告)号:US11726140B2
公开(公告)日:2023-08-15
申请号:US17164570
申请日:2021-02-01
Applicant: STMicroelectronics International N.V.
Inventor: Venkata Narayanan Srinivasan , Shiv Kumar Vats , Tripti Gupta
IPC: G01R31/3177 , G06F1/04 , G01R31/317
CPC classification number: G01R31/3177 , G01R31/31724 , G01R31/31727 , G06F1/04
Abstract: In an embodiment, a method for performing scan includes: entering scan mode; receiving a test pattern; applying the test pattern through a first scan chain by asserting and deasserting a scan enable signal to respectively perform shift and capture operations to the first scan chain; while applying the test pattern through the first scan chain, controlling a further scan flip-flop with the first scan chain without transitioning a further scan enable input of the further scan flip-flop; and evaluating an output of the first scan chain to detect faults.
-
-
-
-
-
-
-