STACKED STRUCTURE INCLUDING CONDUCTIVE PATTERN FOR SELF-ALIGNMENT

    公开(公告)号:US20240404936A1

    公开(公告)日:2024-12-05

    申请号:US18417921

    申请日:2024-01-19

    Abstract: A stacked structure includes a lower substrate and a first semiconductor chip stacked on an upper surface of the lower substrate, the lower substrate includes a lower conductor pattern disposed on the upper surface of the lower substrate, the first semiconductor chip may have first and second surfaces facing each other, the second surface of the first semiconductor chip may face the upper surface of the lower substrate, and the first semiconductor chip may include a first conductor pattern disposed on the second surface. The first conductor pattern may be aligned with the lower conductor pattern in a first direction perpendicular to the upper surface of the lower substrate, and the first conductor pattern may be spaced apart from the lower conductor pattern in the first direction.

    Semiconductor package
    4.
    发明授权

    公开(公告)号:US11810864B2

    公开(公告)日:2023-11-07

    申请号:US17849938

    申请日:2022-06-27

    CPC classification number: H01L23/5386 H01L23/49816 H01L23/5383 H01L21/565

    Abstract: A semiconductor package includes a core substrate having a through hole, a first molding member at least partially filling the through hole and covering an upper surface of the core substrate, the first molding member having a cavity within the through hole, a first semiconductor chip on the first molding member on the upper surface of the core substrate, a second semiconductor chip arranged within the cavity, a second molding member on the first molding member and covering the first semiconductor chip, a third molding member filling the cavity and covering the lower surface of the core substrate; first redistribution wirings on the second molding member and electrically connecting first chip pads of the first semiconductor chip and core connection wirings of the core substrate; and second redistribution wirings on the third molding member and electrically connecting second chip pads of the second semiconductor chip and the core connection wirings.

    SEMICONDUCTOR PACKAGE INCLUDING A CORE LAYER

    公开(公告)号:US20250140771A1

    公开(公告)日:2025-05-01

    申请号:US18668868

    申请日:2024-05-20

    Abstract: A semiconductor package using a core layer to reduce the total thickness of the semiconductor package and to maximize heat dissipation characteristics is provided. The semiconductor package includes a first redistribution layer, a first semiconductor device disposed on the first redistribution layer, a second semiconductor device disposed on the first redistribution layer and adjacent to the first semiconductor device, a support member disposed at side surfaces of the first semiconductor device and the second semiconductor device, a third semiconductor device disposed above the second semiconductor device, and a heat dissipation structure disposed above the first semiconductor device and adjacent to the third semiconductor device.

    SEMICONDUCTOR PACKAGE DEVICE
    6.
    发明申请

    公开(公告)号:US20220384324A1

    公开(公告)日:2022-12-01

    申请号:US17568465

    申请日:2022-01-04

    Abstract: Disclosed is a semiconductor package device comprising a semiconductor chip including first and second chip pads on an active surface of the semiconductor chip, and a redistribution substrate on the first and second chip pads. The redistribution substrate includes first and second redistribution patterns sequentially stacked on the active surface. The first redistribution pattern includes a first via part and a first via pad part vertically overlapping the first via part. The second redistribution pattern includes a second via part and a second via pad part vertically overlapping the second via part. The first via part contacts the first chip pad. The second via part contacts the second chip pad. A length of the second via part is greater than that of the first via part.

    SEMICONDUCTOR PACKAGE WITH REDISTRIBUTION STRUCTURE

    公开(公告)号:US20250140728A1

    公开(公告)日:2025-05-01

    申请号:US18898033

    申请日:2024-09-26

    Abstract: An example semiconductor package includes a redistribution structure, including a first surface and a second surface, and a semiconductor chip on the first surface of the redistribution structure. The redistribution structure includes a plurality of first conductive lines, including a first signal line, and a plurality of second conductive lines at a vertical level different from the plurality of first conductive lines. The plurality of second conductive lines include a ground line electrically insulated from the first signal line. The ground line includes an opening extending through the ground line at a position vertically overlapping the first signal line and a venting hole communicating with a first end portion of the opening. The first end portion of the opening has a first width in a first horizontal direction. The venting hole has a second width smaller than the first width in the first horizontal direction.

    Semiconductor packages having vias
    10.
    发明授权

    公开(公告)号:US11587898B2

    公开(公告)日:2023-02-21

    申请号:US16947093

    申请日:2020-07-17

    Abstract: A semiconductor package includes a lower redistribution layer including an insulating pattern having an opening and a via in the opening; a first semiconductor chip including a chip pad, a passivation layer, and a pad bump connected to the chip pad; and a first encapsulant on the lower redistribution layer and the first semiconductor chip. The opening defines a lower surface and a side surface of the pad bump, and the via is in physical contact with the lower surface and the side surface of the pad bump.

Patent Agency Ranking