Display screen or portion thereof with graphical user interface

    公开(公告)号:USD1015347S1

    公开(公告)日:2024-02-20

    申请号:US29828351

    申请日:2022-02-25

    摘要: FIG. 1 is a front view of a first embodiment of a display screen or portion thereof with graphical user interface showing our new design;
    FIG. 2 is a front view of a second embodiment thereof;
    FIG. 3 is a front view of a third embodiment thereof;
    FIG. 4 is a front view of a fourth embodiment thereof; and,
    FIG. 5 is a front view of a fifth embodiment thereof.
    The outermost broken line in the figures depicts a display screen or portion thereof that forms no part of the claimed design.
    The remaining broken lines in the figures depict portions of the graphical user interface which form no part of the claimed design.
    The grayscale shown in the figures represents a contrast in appearance.

    MEMORY DEVICE AND TEST METHOD OF MEMORY DEVICE

    公开(公告)号:US20230402123A1

    公开(公告)日:2023-12-14

    申请号:US18059124

    申请日:2022-11-28

    IPC分类号: G11C29/46 G11C29/12 G11C29/36

    摘要: Provided is a memory device including a cell array, a peripheral circuit configured to control a memory operation of the plurality of memory cells, a test logic circuit configured to operate in a test mode and configured to perform a test operation on the plurality of memory cells, a first regulator configured to regulate a first power supply voltage received through a first pad and provide the first power supply voltage to at least one of the cell array and the peripheral circuit, and a power manager between the first pad and an input terminal of the first regulator, and between the first pad and the test logic circuit and configured to provide a test power supply voltage to the test logic circuit. In the test mode, while a first target voltage level of the first regulator fluctuates, a second target voltage level of the power manager is maintained constant.

    Method of testing memory device, memory built-in self test (MBIST) circuit, and memory device for reducing test time

    公开(公告)号:US11899959B2

    公开(公告)日:2024-02-13

    申请号:US17337992

    申请日:2021-06-03

    IPC分类号: G06F3/06

    摘要: A method of testing a memory device, a memory built-in self-test (MBIST) circuit, and a memory device for improving reliability and reducing a test time. The memory device includes a plurality of memory banks and the MBIST circuit. The MBIST circuit is configured to generate double data rate (DDR) test patterns and parallel bit test (PBT) test patterns to test the memory banks. When a defective cell is detected as a result of the PBT test or the DDR test, the MBIST circuit is configured to perform a repair operation for replacing the defective cell with a redundancy cell and perform a re-test to verify the repair operation. The MBIST circuit may be configured to perform the DDR test on one or more memory cells including the defective cell during the re-test.