Circuit using a shared delay locked loop (DLL) and method therefor
    1.
    发明授权
    Circuit using a shared delay locked loop (DLL) and method therefor 有权
    电路使用共享延迟锁定环(DLL)及其方法

    公开(公告)号:US07929361B2

    公开(公告)日:2011-04-19

    申请号:US12059613

    申请日:2008-03-31

    IPC分类号: G11C7/00

    摘要: A transceiver (222) includes a receive circuit (320), a transmit circuit (340), a shared delay locked loop (DLL) (360), and a controller (210). The receive circuit (320) has a first input coupled to an external data terminal, a second input coupled to an external data strobe terminal, and an output coupled to an internal data terminal. The transmit circuit (340) has a first input coupled to the internal data terminal, a second input for receiving an internal clock signal, a first output coupled to the external data terminal, and a second output coupled to the external data strobe terminal. The controller (210) enables the shared DLL (360) for use by the receive circuit (320) during a receive cycle, and enables the shared DLL (360) for use by the transmit circuit (340) during a transmit cycle.

    摘要翻译: 收发器(222)包括接收电路(320),发射电路(340),共享延迟锁定环(DLL)(360)和控制器(210)。 接收电路(320)具有耦合到外部数据终端的第一输入,耦合到外部数据选通端的第二输入和耦合到内部数据终端的输出。 发射电路(340)具有耦合到内部数据终端的第一输入端,用于接收内部时钟信号的第二输入端,耦合到外部数据端子的第一输出端和耦合到外部数据选通端子的第二输出端。 控制器(210)使得共享DLL(360)能够在接收周期期间由接收电路(320)使用,并且使得共享DLL(360)能够在发送周期期间由发送电路(340)使用。

    Data driver circuit for a dynamic random access memory (DRAM) controller or the like and method therefor
    2.
    发明授权
    Data driver circuit for a dynamic random access memory (DRAM) controller or the like and method therefor 有权
    用于动态随机存取存储器(DRAM)控制器等的数据驱动器电路及其方法

    公开(公告)号:US07872937B2

    公开(公告)日:2011-01-18

    申请号:US12059641

    申请日:2008-03-31

    IPC分类号: G11C8/00

    CPC分类号: G06F13/1689

    摘要: A data driver includes a first latch (322), an extension logic circuit (324), and a second latch (330). The first latch (322) has an input for receiving an input data signal, a clock input for receiving a first clock signal, and an output. The extension logic circuit (324) has an input coupled to the output of the first latch (322), a control input for receiving a control signal, and an output. The extension logic circuit (324) selectively delays the output of the first latch (322) in response to the control signal. The second latch (330) has an input coupled to the output of the extension logic circuit (324), a clock input for receiving a second clock signal, and an output for providing an output data signal.

    摘要翻译: 数据驱动器包括第一锁存器(322),扩展逻辑电路(324)和第二锁存器(330)。 第一锁存器(322)具有用于接收输入数据信号的输入端,用于接收第一时钟信号的时钟输入端和输出端。 扩展逻辑电路(324)具有耦合到第一锁存器(322)的输出的输入端,用于接收控制信号的控制输入端和输出端。 扩展逻辑电路(324)响应于控制信号有选择地延迟第一锁存器(322)的输出。 第二锁存器(330)具有耦合到扩展逻辑电路(324)的输出的输入,用于接收第二时钟信号的时钟输入和用于提供输出数据信号的输出。

    Circuit for locking a delay locked loop (DLL) and method therefor
    3.
    发明授权
    Circuit for locking a delay locked loop (DLL) and method therefor 有权
    用于锁定延迟锁定环(DLL)的电路及其方法

    公开(公告)号:US07869287B2

    公开(公告)日:2011-01-11

    申请号:US12059593

    申请日:2008-03-31

    IPC分类号: G11C7/00

    摘要: A receive circuit (320) includes a DLL core (510), a latch (326), and a DLL control circuit (520). The DLL core (510) has a first input for receiving a DLL clock signal, a second input for receiving a delay line select signal, and an output for providing a delayed data strobe signal. The latch (326) has a signal input for receiving an external data signal, a control input coupled to the output of the DLL core (510), and an output for providing an internal data signal. The DLL control circuit (520) provides the DLL clock signal to the first input of the DLL core (510) responsive to a memory data strobe signal while the receive circuit is in a first mode, and provides the DLL clock signal to the first input of the DLL core (510) responsive to a processor clock signal while the receive circuit (320) is in a second mode.

    摘要翻译: 接收电路(320)包括DLL核心(510),锁存器(326)和DLL控制电路(520)。 DLL核心(510)具有用于接收DLL时钟信号的第一输入端,用于接收延迟线选择信号的第二输入端和用于提供延迟数据选通信号的输出端。 锁存器(326)具有用于接收外部数据信号的信号输入,耦合到DLL核心(510)的输出的控制输入和用于提供内部数据信号的输出。 当接收电路处于第一模式时,DLL控制电路(520)响应于存储器数据选通信号而将DLL时钟信号提供给DLL核心(510)的第一输入端,并且将DLL时钟信号提供给第一输入 所述DLL核心(510)响应于所述接收电路(320)处于第二模式时的处理器时钟信号。

    Data Driver Circuit for a Dynamic Random Access Memory (DRAM) Controller or the Like and Method Therefor
    4.
    发明申请
    Data Driver Circuit for a Dynamic Random Access Memory (DRAM) Controller or the Like and Method Therefor 有权
    用于动态随机存取存储器(DRAM)控制器等的数据驱动器电路及其方法

    公开(公告)号:US20090245010A1

    公开(公告)日:2009-10-01

    申请号:US12059641

    申请日:2008-03-31

    IPC分类号: G11C8/08

    CPC分类号: G06F13/1689

    摘要: A data driver includes a first latch (322), an extension logic circuit (324), and a second latch (330). The first latch (322) has an input for receiving an input data signal, a clock input for receiving a first clock signal, and an output. The extension logic circuit (324) has an input coupled to the output of the first latch (322), a control input for receiving a control signal, and an output. The extension logic circuit (324) selectively delays the output of the first latch (322) in response to the control signal. The second latch (330) has an input coupled to the output of the extension logic circuit (324), a clock input for receiving a second clock signal, and an output for providing an output data signal.

    摘要翻译: 数据驱动器包括第一锁存器(322),扩展逻辑电路(324)和第二锁存器(330)。 第一锁存器(322)具有用于接收输入数据信号的输入端,用于接收第一时钟信号的时钟输入端和输出端。 扩展逻辑电路(324)具有耦合到第一锁存器(322)的输出的输入端,用于接收控制信号的控制输入端和输出端。 扩展逻辑电路(324)响应于控制信号有选择地延迟第一锁存器(322)的输出。 第二锁存器(330)具有耦合到扩展逻辑电路(324)的输出的输入,用于接收第二时钟信号的时钟输入和用于提供输出数据信号的输出。

    Circuit Using a Shared Delay Locked Loop (DLL) and Method Therefor
    5.
    发明申请
    Circuit Using a Shared Delay Locked Loop (DLL) and Method Therefor 有权
    使用共享延迟锁定环路(DLL)的电路及其方法

    公开(公告)号:US20090244996A1

    公开(公告)日:2009-10-01

    申请号:US12059613

    申请日:2008-03-31

    IPC分类号: G11C7/22

    摘要: A transceiver (222) includes a receive circuit (320), a transmit circuit (340), a shared delay locked loop (DLL) (360), and a controller (210). The receive circuit (320) has a first input coupled to an external data terminal, a second input coupled to an external data strobe terminal, and an output coupled to an internal data terminal. The transmit circuit (340) has a first input coupled to the internal data terminal, a second input for receiving an internal clock signal, a first output coupled to the external data terminal, and a second output coupled to the external data strobe terminal. The controller (210) enables the shared DLL (360) for use by the receive circuit (320) during a receive cycle, and enables the shared DLL (360) for use by the transmit circuit (340) during a transmit cycle.

    摘要翻译: 收发器(222)包括接收电路(320),发射电路(340),共享延迟锁定环(DLL)(360)和控制器(210)。 接收电路(320)具有耦合到外部数据终端的第一输入,耦合到外部数据选通端的第二输入和耦合到内部数据终端的输出。 发射电路(340)具有耦合到内部数据终端的第一输入端,用于接收内部时钟信号的第二输入端,耦合到外部数据端子的第一输出端和耦合到外部数据选通端子的第二输出端。 控制器(210)使得共享DLL(360)能够在接收周期期间由接收电路(320)使用,并且使得共享DLL(360)能够在发送周期期间由发送电路(340)使用。

    Circuit for Locking a Delay Locked Loop (DLL) and Method Therefor
    6.
    发明申请
    Circuit for Locking a Delay Locked Loop (DLL) and Method Therefor 有权
    用于锁定延迟锁定环路(DLL)的电路及其方法

    公开(公告)号:US20090244995A1

    公开(公告)日:2009-10-01

    申请号:US12059593

    申请日:2008-03-31

    IPC分类号: G11C7/22

    摘要: A receive circuit (320) includes a DLL core (510), a latch (326), and a DLL control circuit (520). The DLL core (510) has a first input for receiving a DLL clock signal, a second input for receiving a delay line select signal, and an output for providing a delayed data strobe signal. The latch (326) has a signal input for receiving an external data signal, a control input coupled to the output of the DLL core (510), and an output for providing an internal data signal. The DLL control circuit (520) provides the DLL clock signal to the first input of the DLL core (510) responsive to a memory data strobe signal while the receive circuit is in a first mode, and provides the DLL clock signal to the first input of the DLL core (510) responsive to a processor clock signal while the receive circuit (320) is in a second mode.

    摘要翻译: 接收电路(320)包括DLL核心(510),锁存器(326)和DLL控制电路(520)。 DLL核心(510)具有用于接收DLL时钟信号的第一输入端,用于接收延迟线选择信号的第二输入端和用于提供延迟数据选通信号的输出端。 锁存器(326)具有用于接收外部数据信号的信号输入,耦合到DLL核心(510)的输出的控制输入和用于提供内部数据信号的输出。 当接收电路处于第一模式时,DLL控制电路(520)响应于存储器数据选通信号而将DLL时钟信号提供给DLL核心(510)的第一输入端,并且将DLL时钟信号提供给第一输入 所述DLL核心(510)响应于所述接收电路(320)处于第二模式时的处理器时钟信号。

    ON-CHIP POWER-UP CONTROL CIRCUIT
    7.
    发明申请
    ON-CHIP POWER-UP CONTROL CIRCUIT 有权
    芯片上电控制电路

    公开(公告)号:US20120218012A1

    公开(公告)日:2012-08-30

    申请号:US13076071

    申请日:2011-03-30

    IPC分类号: H03L7/00

    CPC分类号: G06F1/24 H03K17/223

    摘要: A power-up control circuit utilizes on-chip circuits, multiple voltages, a ring oscillator and counter, and edge and level detection circuits to guarantee reset during power-up conditions and continues the reset state with a variable length counter to guarantee a predictable reset. In addition, a clean start-up after a logical power-down condition is provided.

    摘要翻译: 上电控制电路利用片上电路,多电压,环形振荡器和计数器以及边沿和电平检测电路来保证在上电条件下的复位,并用可变长度计数器继续复位状态,以保证可预测的复位 。 另外,在逻辑掉电状态之后提供干净的启动。

    On-chip power-up control circuit
    8.
    发明授权
    On-chip power-up control circuit 有权
    片内上电控制电路

    公开(公告)号:US08410833B2

    公开(公告)日:2013-04-02

    申请号:US13076071

    申请日:2011-03-30

    IPC分类号: H03L7/00

    CPC分类号: G06F1/24 H03K17/223

    摘要: A power-up control circuit utilizes on-chip circuits, multiple voltages, a ring oscillator and counter, and edge and level detection circuits to guarantee reset during power-up conditions and continues the reset state with a variable length counter to guarantee a predictable reset. In addition, a clean start-up after a logical power-down condition is provided.

    摘要翻译: 上电控制电路利用片上电路,多电压,环形振荡器和计数器以及边沿和电平检测电路来保证在上电条件下的复位,并用可变长度计数器继续复位状态,以保证可预测的复位 。 另外,在逻辑掉电状态之后提供干净的启动。