BURIED TRENCH CAPACITOR
    1.
    发明公开

    公开(公告)号:US20240113102A1

    公开(公告)日:2024-04-04

    申请号:US17957931

    申请日:2022-09-30

    CPC classification number: H01L27/0629 H01L29/66181 H01L29/945

    Abstract: A microelectronic device includes a buried trench capacitor below an electronic component of the microelectronic device. In one embodiment, the buried trench capacitor may be formed between a silicon oxide capped p-type buried trench capacitor polysilicon region and a buried trench capacitor deep n-type region separated by buried trench capacitor liner dielectric. In a second embodiment, the buried trench capacitor may be formed by a buried trench capacitor polysilicon region and a p-type silicon epitaxial region separated by a buried trench capacitor liner dielectric. One terminal of the deep trench capacitor is made through the substrate via a deep trench substrate contact. The second terminal of the deep trench capacitor is made via a well contact that connects to the capacitor through a deep well region in one embodiment and through a polysilicon layer in a second embodiment.

    IC with larger and smaller width contacts

    公开(公告)号:US11239230B2

    公开(公告)日:2022-02-01

    申请号:US16665288

    申请日:2019-10-28

    Abstract: An integrated circuit (IC) includes a second metal level located between first and third metal levels, a dielectric layer located over the metal levels, and first, second and third vias within the dielectric layer. The first via traverses the first dielectric layer from a surface of the dielectric layer to the first metal level and has a first diameter. The second via traverses the dielectric layer from the surface to the second metal level and has the first diameter. The third via traverses the dielectric layer from the surface to the third metal level and has a second diameter greater than the first diameter. In some implementations the first, second and third metal levels implement a capacitor.

    BACK BALLASTED VERTICAL NPN TRANSISTOR
    8.
    发明申请

    公开(公告)号:US20200328204A1

    公开(公告)日:2020-10-15

    申请号:US16914579

    申请日:2020-06-29

    Abstract: Disclosed examples provide fabrications methods and integrated circuits with back ballasted NPN bipolar transistors which include an n-type emitter in a P doped region, a p-type base with a first side facing the emitter, and an n-type collector laterally spaced from a second side of the base, where the collector includes a first side facing the second side of the base, an opposite second side, a silicided first collector portion and a silicide blocked second collector portion covered with a non-conductive dielectric that extends laterally between the first collector portion and the second side of the collector to provide back side ballasting for lateral breakdown and low current conduction via a deep N doped region while the vertical NPN turns on at a high voltage.

    BIRD'S BEAK PROFILE OF FIELD OXIDE REGION
    10.
    发明公开

    公开(公告)号:US20230253495A1

    公开(公告)日:2023-08-10

    申请号:US17665381

    申请日:2022-02-04

    CPC classification number: H01L29/7825 H01L29/4236 H01L29/41758 H01L29/66515

    Abstract: The present disclosure generally relates to a bird's beak profile of a field oxide region. In an example, a semiconductor device structure includes a semiconductor substrate, a dielectric oxide layer, and a field oxide region. The semiconductor substrate has a top surface. The dielectric oxide layer is over the top surface of the semiconductor substrate. The field oxide region is over the semiconductor substrate. The field oxide region is connected to the dielectric oxide layer through a bird's beak region. A lower surface of the bird's beak region interfaces with the semiconductor substrate. In a cross-section along a direction from the field oxide region to the dielectric oxide layer, the lower surface of the bird's beak region does not have a slope with a magnitude that exceeds 0.57735, where rise of the slope is in a direction normal to the top surface of the semiconductor substrate.

Patent Agency Ranking