Pattern creation method, mask manufacturing method and semiconductor device manufacturing method
    1.
    发明授权
    Pattern creation method, mask manufacturing method and semiconductor device manufacturing method 失效
    图案形成方法,掩模制造方法和半导体器件制造方法

    公开(公告)号:US07669172B2

    公开(公告)日:2010-02-23

    申请号:US12050764

    申请日:2008-03-18

    IPC分类号: G06F17/50

    CPC分类号: G03F1/00

    摘要: A pattern creation method, including laying out data of a most extreme end pattern of integrated circuit patterns on a first layer and laying out data of the integrated circuit patterns excluding the most extreme end pattern on a second layer, extracting data of a first most proximate pattern being most proximate to the most extreme end pattern from the second layer and converting the extracted data to a third layer, generating data of a contacting pattern which contacts both the first most proximate pattern and the most extreme end pattern in a fourth layer, generating data of a non-overlapping pattern of the contacting pattern excluding overlapping portions with the most extreme end pattern and the first most proximate pattern in a fifth layer, extracting data of a second most proximate pattern being most proximate to the non-overlapping pattern and converting the extracted data to the first layer.

    摘要翻译: 一种图案创建方法,包括在第一层上布置集成电路图案的最极端格式的数据,并且在第二层上布置不包括最末端图案的集成电路图案的数据,提取第一最接近的数据 图案最接近于来自第二层的最末端图案,并将所提取的数据转换为第三层,产生在第四层中接触第一最近图案和最末端图案的接触图案的数据,产生 接触图案的非重叠图案的数据,不包括在第五层中具有最末端图案和最前端图案和第一最近图案的重叠部分,提取最接近图案的第二最接近图案的数据,其最接近非重叠图案并且转换 提取的数据到第一层。

    Mask pattern data generating method, photo mask manufacturing method, and semiconductor device manufacturing method

    公开(公告)号:US20060093926A1

    公开(公告)日:2006-05-04

    申请号:US11259069

    申请日:2005-10-27

    IPC分类号: G03C5/00 G03F1/00

    CPC分类号: G03F7/70441 G03F1/36

    摘要: A mask pattern data generating method is disclosed, which comprises preparing mask pattern data which corresponds to a design pattern including a pair of line patterns formed of two line patterns, and disposing an auxiliary pattern which is un-transferable to a resist film at a center of a space region between the pair of line patterns, in which the disposing of the auxiliary pattern includes obtaining a shape of the auxiliary pattern which meets formulae in which a width in the short edge direction of the auxiliary pattern, a space width between the auxiliary pattern and one of the pair of line patterns, a wavelength of an exposure light emitted by a projection aligner using a photo mask at exposure, and a numerical apertures of a projection lens of the projection aligner are defined as parameters, and disposing the obtained auxiliary pattern at the center of the space region.

    Mask pattern data generating method, photo mask manufacturing method, and semiconductor device manufacturing method
    3.
    发明授权
    Mask pattern data generating method, photo mask manufacturing method, and semiconductor device manufacturing method 失效
    掩模图案数据生成方法,光掩模制造方法和半导体器件制造方法

    公开(公告)号:US07585597B2

    公开(公告)日:2009-09-08

    申请号:US11259069

    申请日:2005-10-27

    IPC分类号: G03F1/00

    CPC分类号: G03F7/70441 G03F1/36

    摘要: A mask pattern data generating method is disclosed, which comprises preparing mask pattern data which corresponds to a design pattern including a pair of line patterns formed of two line patterns, and disposing an auxiliary pattern which is un-transferable to a resist film at a center of a space region between the pair of line patterns, in which the disposing of the auxiliary pattern includes obtaining a shape of the auxiliary pattern which meets formulae in which a width in the short edge direction of the auxiliary pattern, a space width between the auxiliary pattern and one of the pair of line patterns, a wavelength of an exposure light emitted by a projection aligner using a photo mask at exposure, and a numerical apertures of a projection lens of the projection aligner are defined as parameters, and disposing the obtained auxiliary pattern at the center of the space region.

    摘要翻译: 公开了一种掩模图案数据生成方法,其包括制备对应于包括由两条线图案形成的一对线图案的设计图案的掩模图案数据,并且将不可转印到辅助图案的抗蚀剂膜设置在中心 在一对线图案之间的空间区域中,其中辅助图案的设置包括获得辅助图案的形状,其满足辅助图案的短边方向上的宽度,辅助图案的短边方向之间的空间宽度 图案和一对线图案中的一个,曝光时由使用光掩模的投影对准器发射的曝光光的波长和投影对准器的投影透镜的数值孔径被定义为参数,并且将所获得的辅助 模式在空间区域的中心。

    PATTERN CREATION METHOD, MASK MANUFACTURING METHOD AND SEMICONDUCTOR DEVICE MANUFACTURING METHOD
    4.
    发明申请
    PATTERN CREATION METHOD, MASK MANUFACTURING METHOD AND SEMICONDUCTOR DEVICE MANUFACTURING METHOD 失效
    图形创建方法,掩模制造方法和半导体器件制造方法

    公开(公告)号:US20080235650A1

    公开(公告)日:2008-09-25

    申请号:US12050764

    申请日:2008-03-18

    IPC分类号: G06F17/50

    CPC分类号: G03F1/00

    摘要: A pattern creation method, including laying out data of a most extreme end pattern of integrated circuit patterns on a first layer and laying out data of the integrated circuit patterns excluding the most extreme end pattern on a second layer, extracting data of a first most proximate pattern being most proximate to the most extreme end pattern from the second layer and converting the extracted data to a third layer, generating data of a contacting pattern which contacts both the first most proximate pattern and the most extreme end pattern in a fourth layer, generating data of a non-overlapping pattern of the contacting pattern excluding overlapping portions with the most extreme end pattern and the first most proximate pattern in a fifth layer, extracting data of a second most proximate pattern being most proximate to the non-overlapping pattern and converting the extracted data to the first layer.

    摘要翻译: 一种图案创建方法,包括在第一层上布置集成电路图案的最极端格式的数据,并且在第二层上布置不包括最末端图案的集成电路图案的数据,提取第一最接近的数据 图案最接近于来自第二层的最末端图案,并将所提取的数据转换为第三层,产生在第四层中接触第一最近图案和最末端图案的接触图案的数据,产生 接触图案的非重叠图案的数据,不包括在第五层中具有最末端图案和最前端图案和第一最近图案的重叠部分,提取最接近图案的第二最接近图案的数据,其最接近非重叠图案并且转换 提取的数据到第一层。

    Semiconductor memory device
    5.
    发明授权
    Semiconductor memory device 有权
    半导体存储器件

    公开(公告)号:US07700997B2

    公开(公告)日:2010-04-20

    申请号:US11346293

    申请日:2006-02-03

    IPC分类号: G11C16/04

    CPC分类号: H01L27/115 H01L27/11517

    摘要: According to this invention, the NAND type flash memory of high reliability is realized. It provides a semiconductor memory device comprising: a plurality of memory cells; a plurality of word lines formed by a first gate wiring layer; a plurality of first transistors for providing voltages to said word lines; and electrical connections for connection said word lines and sources or drains of said first transistors, said electrical connections being formed of both first wirings of a first wiring layer formed above said first gate wiring layer and second wirings of a second wiring layers formed above said first wiring layer.

    摘要翻译: 根据本发明,实现了高可靠性的NAND型闪速存储器。 它提供一种半导体存储器件,包括:多个存储单元; 由第一栅极布线层形成的多个字线; 用于向所述字线提供电压的多个第一晶体管; 以及用于连接所述字线和所述第一晶体管的源极或漏极的电连接,所述电连接由形成在所述第一栅极布线层上方的第一布线层的第一布线和形成在所述第一晶体管上方的第二布线层的第二布线形成 接线层。

    Semiconductor memory device
    6.
    发明申请
    Semiconductor memory device 有权
    半导体存储器件

    公开(公告)号:US20060197136A1

    公开(公告)日:2006-09-07

    申请号:US11346293

    申请日:2006-02-03

    IPC分类号: H01L29/76

    CPC分类号: H01L27/115 H01L27/11517

    摘要: According to this invention, the NAND type flash memory of high reliability is realized. It provides a semiconductor memory device comprising: a plurality of memory cells; a plurality of word lines formed by a first gate wiring layer; a plurality of first transistors for providing voltages to said word lines; and electrical connections for connection said word lines and sources or drains of said first transistors, said electrical connections being formed of both first wirings of a first wiring layer formed above said first gate wiring layer and second wirings of a second wiring layers formed above said first wiring layer.

    摘要翻译: 根据本发明,实现了高可靠性的NAND型闪速存储器。 它提供一种半导体存储器件,包括:多个存储单元; 由第一栅极布线层形成的多个字线; 用于向所述字线提供电压的多个第一晶体管; 以及用于连接所述字线和所述第一晶体管的源极或漏极的电连接,所述电连接由形成在所述第一栅极布线层上方的第一布线层的第一布线和形成在所述第一晶体管上方的第二布线层的第二布线形成 接线层。

    Semiconductor device, method for making pattern layout, method for making mask pattern, method for making layout, method for manufacturing photo mask, photo mask, and method for manufacturing semiconductor device
    7.
    发明授权
    Semiconductor device, method for making pattern layout, method for making mask pattern, method for making layout, method for manufacturing photo mask, photo mask, and method for manufacturing semiconductor device 失效
    半导体器件,制造图案布局的方法,制造掩模图案的方法,制作布局的方法,制造光掩模的方法,光掩模和半导体器件的制造方法

    公开(公告)号:US07716617B2

    公开(公告)日:2010-05-11

    申请号:US11299843

    申请日:2005-12-13

    摘要: A semiconductor device includes a semiconductor substrate, and a circuit pattern group comprising at least N (≧2) circuit pattern on the semiconductor substrate, at least one vicinity of end portion among the at least of N circuit patterns including a connection area to electrically connect to a circuit pattern in another circuit pattern group different from the circuit pattern group, the at least N wirings pattern including a circuit pattern N1 and at least one circuit pattern Ni (i≧2) arranged in one direction different from longitudinal direction of the circuit pattern N1, the at least one circuit patterns Ni having larger i being arranged at further position away from the circuit pattern N1, and in terms of a pattern including the connection area among the at least of Ni circuit patterns, the larger the i, the connection area being arranged at a further position in longitudinal direction.

    摘要翻译: 半导体器件包括半导体衬底和在半导体衬底上至少包括N(≥2)个电路图案的电路图案组,至少N个电路图案中的至少一个端部附近包括连接区域以电连接 涉及与电路图案组不同的另一个电路图案组中的电路图案,所述至少N个布线图案包括电路图案N1和沿与电路的纵向方向不同的一个方向布置的至少一个电路图案Ni(i≥2) 图案N1中,具有较大i的至少一个电路图案Ni布置在远离电路图案N1的更远位置处,并且根据包括至少Ni电路图案中的连接区域的图案,i, 连接区域布置在纵向方向上的另一位置。

    Semiconductor device, method for making pattern layout, method for making mask pattern, method for making layout, method for manufacturing photo mask, photo mask, and method for manufacturing semiconductor device
    8.
    发明申请
    Semiconductor device, method for making pattern layout, method for making mask pattern, method for making layout, method for manufacturing photo mask, photo mask, and method for manufacturing semiconductor device 审中-公开
    半导体器件,制造图案布局的方法,制造掩模图案的方法,制作布局的方法,制造光掩模的方法,光掩模和半导体器件的制造方法

    公开(公告)号:US20100193960A1

    公开(公告)日:2010-08-05

    申请号:US12659773

    申请日:2010-03-22

    IPC分类号: H01L23/52 G06F17/50 G03F1/00

    摘要: A semiconductor device includes a semiconductor substrate, and a circuit pattern group comprising at least N (≧2) circuit pattern on the semiconductor substrate, at least one vicinity of end portion among the at least of N circuit patterns including a connection area to electrically connect to a circuit pattern in another circuit pattern group different from the circuit pattern group, the at least N wirings pattern including a circuit pattern N1 and at least one circuit pattern Ni (i≧2) arranged in one direction different from longitudinal direction of the circuit pattern N1, the at least one circuit patterns Ni having larger i being arranged at further position away from the circuit pattern N1, and in terms of a pattern including the connection area among the at least of Ni circuit patterns, the larger the i, the connection area being arranged at a further position in longitudinal direction.

    摘要翻译: 半导体器件包括半导体衬底和在半导体衬底上至少包括N(≥2)个电路图案的电路图案组,至少N个电路图案中的至少一个端部附近包括连接区域以电连接 涉及与电路图案组不同的另一个电路图案组中的电路图案,所述至少N个布线图案包括电路图案N1和沿与电路的纵向方向不同的一个方向布置的至少一个电路图案Ni(i≥2) 图案N1中,具有较大i的至少一个电路图案Ni布置在远离电路图案N1的更远位置处,并且根据包括至少Ni电路图案中的连接区域的图案,i, 连接区域布置在纵向方向上的另一位置。

    PATTERN DETERMINING METHOD
    9.
    发明申请
    PATTERN DETERMINING METHOD 审中-公开
    图案确定方法

    公开(公告)号:US20110047518A1

    公开(公告)日:2011-02-24

    申请号:US12860278

    申请日:2010-08-20

    IPC分类号: G06F17/50

    CPC分类号: G06F17/5068 G03F1/36

    摘要: According to the embodiments, a first representative point is set on outline pattern data on a pattern formed in a process before a processed pattern. Then, a minimum distance from the first representative point to a peripheral pattern is calculated. Then, area of a region with no pattern, which is sandwiched by the first representative point and the peripheral pattern, in a region within a predetermined range from the first representative point is calculated. Then, it is determined whether the first representative point becomes a processing failure by using the minimum distance and the area.

    摘要翻译: 根据实施例,在处理图案之前的处理中形成的图案上的轮廓图案数据上设置第一代表点。 然后,计算从第一代表点到外围图案的最小距离。 然后,计算出与第一代表点和外围图案夹着的没有图案的区域的区域在距离第一代表点的预定范围内的区域中。 然后,通过使用最小距离和面积确定第一代表点是否变为处理失败。

    Semiconductor device, method for making pattern layout, method for making mask pattern, method for making layout, method for manufacturing photo mask, photo mask, and method for manufacturing semiconductor device
    10.
    发明申请
    Semiconductor device, method for making pattern layout, method for making mask pattern, method for making layout, method for manufacturing photo mask, photo mask, and method for manufacturing semiconductor device 失效
    半导体器件,制造图案布局的方法,制造掩模图案的方法,制作布局的方法,制造光掩模的方法,光掩模和半导体器件的制造方法

    公开(公告)号:US20060157833A1

    公开(公告)日:2006-07-20

    申请号:US11299843

    申请日:2005-12-13

    IPC分类号: H01L21/50 H01L23/02

    摘要: A semiconductor device includes a semiconductor substrate, and a circuit pattern group comprising at least N (≧2) circuit pattern on the semiconductor substrate, at least one vicinity of end portion among the at least of N circuit patterns including a connection area to electrically connect to a circuit pattern in another circuit pattern group different from the circuit pattern group, the at least N wirings pattern including a circuit pattern N1 and at least one circuit pattern Ni (i≧2) arranged in one direction different from longitudinal direction of the circuit pattern N1, the at least one circuit patterns Ni having larger i being arranged at further position away from the circuit pattern N1, and in terms of a pattern including the connection area among the at least of Ni circuit patterns, the larger the i, the connection area being arranged at a further position in longitudinal direction.

    摘要翻译: 半导体器件包括半导体衬底和在半导体衬底上至少包括N(> = 2)个电路图案的电路图案组,至少N个电路图案中的至少一个端部附近包括电连接区域 连接到与电路图案组不同的另一个电路图案组中的电路图案,所述至少N个配线图案包括电路图案N 1和至少一个电路图案Ni(i> = 2),该电路图案沿纵向方向 电路图案N 1的至少一个电路图案Ni具有较大的i被布置在远离电路图案N 1的更远位置处,并且根据包括至少Ni电路图案中的连接区域的图案, i越大,连接区域被设置在纵向方向上的另一位置。