Integrated circuit devices having corrosion resistant fuse regions and methods of fabricating the same
    2.
    发明申请
    Integrated circuit devices having corrosion resistant fuse regions and methods of fabricating the same 审中-公开
    具有耐腐蚀熔丝区的集成电路器件及其制造方法

    公开(公告)号:US20070114635A1

    公开(公告)日:2007-05-24

    申请号:US11651264

    申请日:2007-01-09

    IPC分类号: H01L29/00 H01L21/331

    摘要: Integrated circuit devices are provided including an integrated circuit substrate and first through fourth spaced apart lower interconnects on the integrated circuit substrate. The third and fourth spaced apart lower interconnects are parallel to the first and second lower interconnects. A first fuse is provided on the first and second lower interconnects between the first and second lower interconnects and is electrically coupled to the first and second lower interconnects. A second fuse is provided spaced apart from the first fuse and on the third and fourth lower interconnects. The second fuse is between the third and fourth lower interconnects and is electrically coupled to the third and fourth lower interconnects. Related methods of fabricating integrated circuit devices are also provided.

    摘要翻译: 提供集成电路器件,其包括集成电路衬底和集成电路衬底上的第一至第四间隔开的下部互连。 第三和第四间隔开的下互连平行于第一和第二下互连。 第一保险丝设置在第一和第二下互连之间的第一和第二下互连上,并且电耦合到第一和第二下互连。 第二保险丝设置成与第一保险丝隔开并且在第三和第四下部互连上。 第二保险丝在第三和第四下部互连之间,并且电耦合到第三和第四下部互连。 还提供了制造集成电路器件的相关方法。

    Semiconductor device having fuse pattern and methods of fabricating the same
    5.
    发明授权
    Semiconductor device having fuse pattern and methods of fabricating the same 失效
    具有熔丝图案的半导体器件及其制造方法

    公开(公告)号:US07556989B2

    公开(公告)日:2009-07-07

    申请号:US11387158

    申请日:2006-03-22

    IPC分类号: H01L21/82 H01L21/311

    摘要: A semiconductor device includes a semiconductor substrate having a fuse region and an interconnection region, a first insulating layer formed in the fuse region and the interconnection region, a fuse pattern formed on the first insulating layer in the fuse region, the fuse pattern including a first conductive pattern and a first capping pattern, an interconnection pattern formed on the first insulating layer in the interconnection region, including a second conductive pattern and a second capping pattern, and having a thickness greater than the thickness of the fuse pattern, and a second insulating layer formed on the first insulating layer and covering the fuse pattern.

    摘要翻译: 半导体器件包括具有熔丝区域和互连区域的半导体衬底,形成在熔丝区域和互连区域中的第一绝缘层,形成在熔丝区域中的第一绝缘层上的熔丝图案,熔丝图案包括第一 导电图案和第一封盖图案,形成在互连区域中的第一绝缘层上的互连图案,包括第二导电图案和第二封盖图案,并且具有大于熔丝图案的厚度的厚度,以及第二绝缘体 层,形成在第一绝缘层上并覆盖熔丝图案。

    Semiconductor device having fuse pattern and methods of fabricating the same

    公开(公告)号:US20060214260A1

    公开(公告)日:2006-09-28

    申请号:US11387158

    申请日:2006-03-22

    IPC分类号: H01L29/00

    摘要: A semiconductor device includes a semiconductor substrate having a fuse region and an interconnection region, a first insulating layer formed in the fuse region and the interconnection region, a fuse pattern formed on the first insulating layer in the fuse region, the fuse pattern including a first conductive pattern and a first capping pattern, an interconnection pattern formed on the first insulating layer in the interconnection region, including a second conductive pattern and a second capping pattern, and having a thickness greater than the thickness of the fuse pattern, and a second insulating layer formed on the first insulating layer and covering the fuse pattern.