-
1.
公开(公告)号:US11616151B2
公开(公告)日:2023-03-28
申请号:US17206646
申请日:2021-03-19
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chih-Ching Wang , Jon-Hsu Ho , Wen-Hsing Hsieh , Kuan-Lun Cheng , Zhiqiang Wu
IPC: H01L29/786 , H01L29/66 , H01L21/8234 , H01L29/423 , H01L27/088 , H01L29/06
Abstract: Multi-gate devices and methods for fabricating such are disclosed herein. An exemplary device includes a channel layer, a first source/drain feature, a second source/drain feature, and a metal gate. The channel layer has a first horizontal segment, a second horizontal segment, and a vertical segment connects the first horizontal segment and the second horizontal segment. The first horizontal segment and the second horizontal segment extend along a first direction, and the vertical segment extends along a second direction. The vertical segment has a width along the first direction and a thickness along the second direction, and the thickness is greater than the width. The channel layer extends between the first source/drain feature and the second source/drain feature along a third direction. The metal gate wraps channel layer. In some embodiments, the first horizontal segment and the second horizontal segment are nanosheets.
-
公开(公告)号:US11557659B2
公开(公告)日:2023-01-17
申请号:US17170263
申请日:2021-02-08
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chih-Ching Wang , Chia-Ying Su , Wen-Hsing Hsieh , Kuan-Lun Cheng , Chung-Wei Wu , Zhiqiang Wu
IPC: H01L29/66 , H01L27/092 , H01L29/78 , H01L29/06 , H01L21/8234
Abstract: Embodiments of the present disclosure includes a method of forming a semiconductor device. The method includes providing a substrate having a plurality of first semiconductor layers and a plurality of second semiconductor layers disposed over the substrate. The method also includes patterning the first semiconductor layers and the second semiconductor layers to form a first fin and a second fin, removing the first semiconductor layers from the first and second fins such that a first portion of the patterned second semiconductor layers becomes first suspended nanostructures in the first fin and that a second portion of the patterned second semiconductor layers becomes second suspended nanostructures in the second fin, and doping a threshold modifying impurity into the first suspended nanostructures in the first fin.
-
公开(公告)号:US11387322B2
公开(公告)日:2022-07-12
申请号:US17027302
申请日:2020-09-21
Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
Inventor: Chih-Ching Wang , Wei-Yang Lee , Ming-Chang Wen , Jo-Tzu Hung , Wen-Hsing Hsieh , Kuan-Lun Cheng
IPC: H01L29/10 , H01L29/423 , H01L29/78 , H01L29/66
Abstract: Embodiments of the present disclosure provide semiconductor device structures having at least one T-shaped stacked nanosheet transistor to provide increased effective conductive area across the channel regions. In one embodiment, the semiconductor device structure includes a first channel layer formed of a first material, wherein the first channel layer has a first width, and a second channel layer formed of a second material different from the first material, wherein the second channel layer has a second width less than the first width, and the second channel layer is in contact with the first channel layer. The structure also includes a gate dielectric layer conformally disposed on the first channel layer and the second channel layer, and a gate electrode layer disposed on the gate dielectric layer.
-
公开(公告)号:US20210391443A1
公开(公告)日:2021-12-16
申请号:US16901881
申请日:2020-06-15
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chih-Ching Wang , Chung-I Yang , Jon-Hsu Ho , Wen-Hsing Hsieh , Kuan-Lun Cheng , Chung-Wei Wu , Zhiqiang Wu
IPC: H01L29/66 , H01L21/8234 , H01L29/417 , H01L29/78
Abstract: The present disclosure provides a method of manufacturing a semiconductor device. The method includes forming a fin structure having first semiconductor layers and second semiconductor layers alternately stacked, forming a sacrificial gate structure over the fin structure, and etching a source/drain (S/D) region thereby forming an opening exposing at least one second semiconductor layer. The method also includes implanting an etch rate modifying species into the at least one second semiconductor layer though the opening thereby forming an implanted portion of the at least one second semiconductor layer. The method further includes selectively etching the implanted portion of the at least one second semiconductor layer, recessing end portions of the first semiconductor layers exposed in the opening, and forming an S/D epitaxial layer in the opening.
-
公开(公告)号:US20210376119A1
公开(公告)日:2021-12-02
申请号:US17200291
申请日:2021-03-12
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chih-Ching Wang , Jon-Hsu Ho , Wen-Hsing Hsieh , Kuan-Lun Cheng , Chung-Wei Wu , Zhiqiang Wu
IPC: H01L29/66 , H01L29/78 , H01L21/8234
Abstract: A method of manufacturing a semiconductor device includes forming a fin structure in which first semiconductor layers and second semiconductor layers are alternatively stacked; forming a sacrificial gate structure over the fin structure; etching a source/drain (S/D) region of the fin structure, which is not covered by the sacrificial gate structure, thereby forming an S/D space; laterally etching the first semiconductor layers through the S/D space, thereby forming recesses; forming a first insulating layer, in the recesses, on the etched first semiconductor layers; after the first insulating layer is formed, forming a second insulating layer, in the recesses, on the first insulating layer, wherein a dielectric constant of the second insulating layer is less than that of the first insulating layer; and forming an S/D epitaxial layer in the S/D space, wherein the second insulating layer is in contact with the S/D epitaxial layer.
-
公开(公告)号:US09502409B2
公开(公告)日:2016-11-22
申请号:US14624782
申请日:2015-02-18
Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
Inventor: Jon-Hsu Ho , Chih-Ching Wang , Ching-Fang Huang , Wen-Hsing Hsieh , Tsung-Hsing Yu , Yi-Ming Sheu , Chih Chieh Yeh , Ken-Ichi Goto , Zhiqiang Wu
IPC: H01L29/78 , H01L27/088 , H01L27/092 , H01L29/10
CPC classification number: H01L27/0886 , H01L27/0924 , H01L29/105 , H01L29/7831 , H01L29/7833 , H01L29/785 , H01L29/7851
Abstract: A multi-gate semiconductor device is formed including a semiconductor substrate. The multi-gate semiconductor device also includes a first transistor including a first fin portion extending above the semiconductor substrate. The first transistor has a first channel region formed therein. The first channel region includes a first channel region portion doped at a first concentration of a first dopant type and a second channel region portion doped at a second concentration of the first dopant type. The second concentration is higher than the first concentration. The first transistor further includes a first gate electrode layer formed over the first channel region. The first gate electrode layer may be of a second dopant type. The first dopant type may be N-type and the second dopant type may be P-type. The second channel region portion may be formed over the first channel region portion.
-
公开(公告)号:US12300754B2
公开(公告)日:2025-05-13
申请号:US18190754
申请日:2023-03-27
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chih-Ching Wang , Jon-Hsu Ho , Wen-Hsing Hsieh , Kuan-Lun Cheng , Zhiqiang Wu
IPC: H01L29/786 , H01L29/423
Abstract: Multi-gate devices and methods for fabricating such are disclosed herein. An exemplary device includes a channel layer, a first source/drain feature, a second source/drain feature, and a metal gate. The channel layer has a first horizontal segment, a second horizontal segment, and a vertical segment connects the first horizontal segment and the second horizontal segment. The first horizontal segment and the second horizontal segment extend along a first direction, and the vertical segment extends along a second direction. The vertical segment has a width along the first direction and a thickness along the second direction, and the thickness is greater than the width. The channel layer extends between the first source/drain feature and the second source/drain feature along a third direction. The metal gate wraps channel layer. In some embodiments, the first horizontal segment and the second horizontal segment are nanosheets.
-
公开(公告)号:US20240194764A1
公开(公告)日:2024-06-13
申请号:US18444918
申请日:2024-02-19
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chih-Ching Wang , Jon-Hsu Ho , Wen-Hsing Hsieh , Kuan-Lun Cheng , Chung-Wei Wu , Zhiqiang Wu
IPC: H01L29/66 , H01L21/8234 , H01L29/78
CPC classification number: H01L29/66484 , H01L21/823418 , H01L21/823431 , H01L29/66553 , H01L29/66795 , H01L29/7831 , H01L29/7848
Abstract: A semiconductor device includes semiconductor channel members disposed over a substrate, a gate dielectric layer disposed on and wrapping around the semiconductor channel members, a gate electrode layer disposed on the gate dielectric layer and wrapping around the semiconductor channel members, a source/drain (S/D) epitaxial layer in physical contact with the semiconductor channel members, and a dielectric spacer interposing the S/D epitaxial layer and the gate dielectric layer. The dielectric spacer includes a first dielectric layer in physical contact with the gate dielectric layer and a second dielectric layer in physical contact with the first dielectric layer. The first dielectric layer has a dielectric constant higher than that of the second dielectric layer. The second dielectric layer separates the first dielectric layer from physically contacting the S/D epitaxial layer.
-
公开(公告)号:US11949001B2
公开(公告)日:2024-04-02
申请号:US17699362
申请日:2022-03-21
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chih-Ching Wang , Chung-I Yang , Jon-Hsu Ho , Wen-Hsing Hsieh , Kuan-Lun Cheng , Chung-Wei Wu , Zhiqiang Wu
IPC: H01L29/66 , H01L21/8234 , H01L29/417 , H01L29/78
CPC classification number: H01L29/6681 , H01L21/823431 , H01L29/41791 , H01L29/785 , H01L2029/7858
Abstract: The present disclosure provides a semiconductor device and a method of manufacturing the semiconductor device. The semiconductor device includes channel members disposed over a substrate, a gate structure engaging the channel members, and an epitaxial feature adjacent the channel members. At least one of the channel members has an end portion in physical contact with an outer portion of the epitaxial feature. The end portion of the at least one of the channel members includes a first dopant of a first concentration. The outer portion of the epitaxial feature includes a second dopant of a second concentration. The first concentration is higher than the second concentration.
-
公开(公告)号:US20220208989A1
公开(公告)日:2022-06-30
申请号:US17699362
申请日:2022-03-21
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chih-Ching Wang , Chung-I Yang , Jon-Hsu Ho , Wen-Hsing Hsieh , Kuan-Lun Cheng , Chung-Wei Wu , Zhiqiang Wu
IPC: H01L29/66 , H01L21/8234 , H01L29/78 , H01L29/417
Abstract: The present disclosure provides a semiconductor device and a method of manufacturing the semiconductor device. The semiconductor device includes channel members disposed over a substrate, a gate structure engaging the channel members, and an epitaxial feature adjacent the channel members. At least one of the channel members has an end portion in physical contact with an outer portion of the epitaxial feature. The end portion of the at least one of the channel members includes a first dopant of a first concentration. The outer portion of the epitaxial feature includes a second dopant of a second concentration. The first concentration is higher than the second concentration.
-
-
-
-
-
-
-
-
-