Network interface device
    1.
    发明授权

    公开(公告)号:US11824830B2

    公开(公告)日:2023-11-21

    申请号:US17246310

    申请日:2021-04-30

    Applicant: Xilinx, Inc.

    CPC classification number: H04L63/0227 H04L63/029

    Abstract: A network interface device having a hardware module comprising a plurality of processing units. Each of the plurality of processing units is associated with its own at least one predefined operation. At a compile time, the hardware module is configured by arranging at least some of the plurality of processing units to perform their respective at least one operation with respect to a data packet in a certain order so as to perform a function with respect to that data packet. A compiler is provide to assign different processing stages to each processing unit. A controller is provided to switch between different processing circuitry on the fly so that one processing circuitry may be used whilst another is being compiled.

    NETWORK INTERFACE DEVICE
    3.
    发明申请

    公开(公告)号:US20210258284A1

    公开(公告)日:2021-08-19

    申请号:US17246310

    申请日:2021-04-30

    Applicant: Xilinx, Inc.

    Abstract: A network interface device having a hardware module comprising a plurality of processing units. Each of the plurality of processing units is associated with its own at least one predefined operation. At a compile time, the hardware module is configured by arranging at least some of the plurality of processing units to perform their respective at least one operation with respect to a data packet in a certain order so as to perform a function with respect to that data packet. A compiler is provide to assign different processing stages to each processing unit. A controller is provided to switch between different processing circuitry on the fly so that one processing circuitry may be used whilst another is being compiled.

    Network interface device
    4.
    发明授权

    公开(公告)号:US11012411B2

    公开(公告)日:2021-05-18

    申请号:US16180883

    申请日:2018-11-05

    Applicant: Xilinx, Inc.

    Abstract: A network interface device having a hardware module comprising a plurality of processing units. Each of the plurality of processing units is associated with its own at least one predefined operation. At a compile time, the hardware module is configured by arranging at least some of the plurality of processing units to perform their respective at least one operation with respect to a data packet in a certain order so as to perform a function with respect to that data packet. A compiler is provide to assign different processing stages to each processing unit. A controller is provided to switch between different processing circuitry on the fly so that one processing circuitry may be used whilst another is being compiled.

    SYSTEMS AND METHODS FOR TASK MANAGEMENT

    公开(公告)号:US20250147799A1

    公开(公告)日:2025-05-08

    申请号:US18501868

    申请日:2023-11-03

    Applicant: Xilinx, Inc.

    Abstract: A computer-implemented method for task management can include managing performance of a task on a message by a plurality of circuits. In some aspects, the task can comprise a sequence of processings to be performed on the message and each circuit of the plurality of circuits performing a processing of the sequence of processings. In some aspects, the method can include routing, based on the sequence, a first information regarding the task to a first circuit of the plurality of circuits to perform a first processing of the sequence of processings on the message; receiving, from the first circuit, an output of the first processing; and routing, based on the sequence of processings identified for the task, a second information regarding the task to a second circuit of the plurality of circuits to perform a second processing that follows the first processing in the sequence of processings.

    Network interface device
    7.
    发明授权

    公开(公告)号:US11966351B2

    公开(公告)日:2024-04-23

    申请号:US17199197

    申请日:2021-03-11

    Applicant: XILINX, INC.

    CPC classification number: G06F13/4068 G06F9/4881

    Abstract: A network interface device comprises a streaming data processing path comprising a first data processing engine and hubs. A first scheduler associated with a first hub controls an output of data by the first hub to the first data processing engine and a second scheduler associated with a second hub controls an output of data by the second hub. The first hub is arranged upstream of the first data processing engine on the data processing path and is configured to receive data from a first upstream data path entity and from a first data processing entity implemented in programmable circuitry via a data ingress interface of the first hub. The first data processing engine is configured to receive data from the first hub, process the received data and output the processed data to the second hub arranged downstream of first data processing engine.

Patent Agency Ranking