Display processing device and timing controller thereof

    公开(公告)号:US08514206B2

    公开(公告)日:2013-08-20

    申请号:US12314601

    申请日:2008-12-12

    IPC分类号: G09G5/00

    摘要: A timing controller for a display processing device includes: a plurality of predetermined pins for receiving an image signal by a pin-share method, wherein the image signal is a first format image signal or a second format image signal; a detector coupled to the predetermined pins and for detecting at least one of the predetermined pins to determine whether the image signal is the first format image signal or the second format image signal and outputting a detection result; and a processor coupled to the detector and for processing the image signal according to the detection result to generate and output a timing control signal.

    Display processing device and timing controller thereof
    2.
    发明申请
    Display processing device and timing controller thereof 有权
    显示处理装置及其定时控制器

    公开(公告)号:US20090153545A1

    公开(公告)日:2009-06-18

    申请号:US12314601

    申请日:2008-12-12

    IPC分类号: G09G5/00

    摘要: A timing controller for a display processing device includes: a plurality of predetermined pins for receiving an image signal by a pin-share method, wherein the image signal is a first format image signal or a second format image signal; a detector coupled to the predetermined pins and for detecting at least one of the predetermined pins to determine whether the image signal is the first format image signal or the second format image signal and outputting a detection result; and a processor coupled to the detector and for processing the image signal according to the detection result to generate and output a timing control signal.

    摘要翻译: 一种用于显示处理装置的定时控制器包括:多个预定引脚,用于通过引脚分配方式接收图像信号,其中图像信号是第一格式图像信号或第二格式图像信号; 检测器,其耦合到所述预定引脚并且用于检测所述预定引脚中的至少一个以确定所述图像信号是所述第一格式图像信号还是所述第二格式图像信号,并输出检测结果; 以及耦合到所述检测器并用于根据所述检测结果来处理所述图像信号的处理器以产生和输出定时控制信号的处理器。

    Synchronization Determining Circuit, Receiver Including the Synchronization Determining Circuit, and Method of the Receiver
    3.
    发明申请
    Synchronization Determining Circuit, Receiver Including the Synchronization Determining Circuit, and Method of the Receiver 有权
    同步确定电路,包括同步确定电路的接收器和接收器的方法

    公开(公告)号:US20100014621A1

    公开(公告)日:2010-01-21

    申请号:US12501959

    申请日:2009-07-13

    IPC分类号: H04L7/00

    摘要: A receiver includes; a recovery circuit for receiving an input signal, and generating a data signal and a recovery clock; a processing circuit for processing the data signal to generate a processed signal; and a synchronization determining circuit for determining a synchronization state of the recovery clock according to the processed signal and a first reference value. The data signal includes a synchronous pattern, and the first reference value corresponds to at least a portion of a value in the synchronous pattern processed by the processing circuit. A method of the receiver is also disclosed.

    摘要翻译: 接收机包括 恢复电路,用于接收输入信号,并产生数据信号和恢复时钟; 处理电路,用于处理数据信号以产生处理的信号; 以及同步确定电路,用于根据处理的信号和第一参考值确定恢复时钟的同步状态。 数据信号包括同步模式,第一参考值对应于由处理电路处理的同步模式中的值的至少一部分。 还公开了接收机的方法。

    SIGNAL RECEIVING CIRCUIT ADAPTED FOR MULTIPLE DIGITAL VIDEO/AUDIO TRANSMISSION INTERFACE STANDARDS
    4.
    发明申请
    SIGNAL RECEIVING CIRCUIT ADAPTED FOR MULTIPLE DIGITAL VIDEO/AUDIO TRANSMISSION INTERFACE STANDARDS 有权
    适用于多个数字视频/音频传输接口标准的信号接收电路

    公开(公告)号:US20090015722A1

    公开(公告)日:2009-01-15

    申请号:US12128634

    申请日:2008-05-29

    IPC分类号: H04N5/44

    摘要: The invention provides a signal receiving circuit applied to multiple digital video/audio transmission interface standards. The signal receiving circuit includes at least an input interface for receiving an input signal, and at least an interface circuit. The input interface includes a set of shared input terminals, a set of first separate input terminals for receiving an input signal corresponding to a first transmission specification with the set of shared input terminals, and a set of second separate input terminals for receiving an input signal corresponding to a second transmission specification with the set of shared input terminals. The interface circuit includes a control circuit coupled to the input interface for supplying a control signal, and a processing module coupled to the input interface and the control circuit for processing the input signal according to the control signal to generate an output signal.

    摘要翻译: 本发明提供一种应用于多个数字视频/音频传输接口标准的信号接收电路。 信号接收电路至少包括用于接收输入信号的输入接口和至少一个接口电路。 输入接口包括一组共享输入端子,一组第一分离输入端子,用于接收与该组共享输入端子对应的第一传输规格的输入信号,以及一组用于接收输入信号的第二单独输入端子 对应于具有该组共享输入端的第二传输规范。 接口电路包括耦合到用于提供控制信号的输入接口的控制电路,以及耦合到输入接口和控制电路的处理模块,用于根据控制信号处理输入信号以产生输出信号。

    Signal receiving circuit adapted for multiple digital video/audio transmission interface standards
    5.
    发明授权
    Signal receiving circuit adapted for multiple digital video/audio transmission interface standards 有权
    信号接收电路适用于多个数字视频/音频传输接口标准

    公开(公告)号:US07945706B2

    公开(公告)日:2011-05-17

    申请号:US12128634

    申请日:2008-05-29

    IPC分类号: G06F3/00 G06F13/00

    摘要: The invention provides a signal receiving circuit applied to multiple digital video/audio transmission interface standards. The signal receiving circuit includes at least an input interface for receiving an input signal, and at least an interface circuit. The input interface includes a set of shared input terminals, a set of first separate input terminals for receiving an input signal corresponding to a first transmission specification with the set of shared input terminals, and a set of second separate input terminals for receiving an input signal corresponding to a second transmission specification with the set of shared input terminals. The interface circuit includes a control circuit coupled to the input interface for supplying a control signal, and a processing module coupled to the input interface and the control circuit for processing the input signal according to the control signal to generate an output signal.

    摘要翻译: 本发明提供一种应用于多个数字视频/音频传输接口标准的信号接收电路。 信号接收电路至少包括用于接收输入信号的输入接口和至少一个接口电路。 输入接口包括一组共享输入端子,一组第一分离输入端子,用于接收与该组共享输入端子对应的第一传输规格的输入信号,以及一组用于接收输入信号的第二单独输入端子 对应于具有该组共享输入端的第二传输规范。 接口电路包括耦合到用于提供控制信号的输入接口的控制电路,以及耦合到输入接口和控制电路的处理模块,用于根据控制信号处理输入信号以产生输出信号。

    DEVICE AND METHOD FOR CONTROLLING FRAME INPUT AND OUTPUT
    6.
    发明申请
    DEVICE AND METHOD FOR CONTROLLING FRAME INPUT AND OUTPUT 有权
    用于控制框架输入和输出的装置和方法

    公开(公告)号:US20100188574A1

    公开(公告)日:2010-07-29

    申请号:US12692389

    申请日:2010-01-22

    IPC分类号: H04N9/64 H04N5/04

    CPC分类号: H04N7/0105 H04N7/0132

    摘要: A device and method for controlling frame input and output are applied to the reception of image data from a source device and output of the image data to a destination device, the device includes a buffer, a buffer control circuit, and a frame write controller. The input pixel clock is not equal to the output pixel clock. The frame write controller generates a write permission signal according to the Input DE and the Output DE. The buffer control circuit generates a write control signal according to the Input DE and the write permission signal, and generates a read control signal according to the Output DE. The buffer receives the image data from the source device according to the write control signal and the input pixel clock, and outputs the image data to the destination device according to the read control signal and the output pixel clock.

    摘要翻译: 用于控制帧输入和输出的装置和方法被应用于从源设备接收图像数据并将图像数据输出到目的地设备,该设备包括缓冲器,缓冲器控制电路和帧写入控制器。 输入像素时钟不等于输出像素时钟。 帧写入控制器根据输入DE和输出DE生成写许可信号。 缓冲器控制电路根据输入DE和写允许信号产生写控制信号,并根据输出DE生成读控制信号。 缓冲器根据写控制信号和输入像素时钟从源装置接收图像数据,并根据读控制信号和输出像素时钟将图像数据输出到目的地装置。

    Signal receiving method for determining transmission format of input signal and related signal receiving circuit
    7.
    发明授权
    Signal receiving method for determining transmission format of input signal and related signal receiving circuit 有权
    用于确定输入信号和相关信号接收电路的传输格式的信号接收方法

    公开(公告)号:US08180932B2

    公开(公告)日:2012-05-15

    申请号:US12125075

    申请日:2008-05-22

    IPC分类号: G06F3/00

    CPC分类号: H04L25/0272 H04L25/0262

    摘要: The present invention discloses a signal receiving method for determining a transmission format of an input signal and a related signal receiving circuit. The signal receiving method includes: receiving the input signal; generating a signal detecting result corresponding to at least a signal transmission channel of a plurality of signal transmission channels according to an output result of the signal transmission channel; and determining the transmission format of the input signal according to the signal detecting result. The signal receiving circuit includes: an input interface, for receiving an input signal; a detecting module, for generating a signal detecting result corresponding to at least a signal transmission channel of a plurality of signal transmission channels according to an output result of the signal transmission channel; and a determining unit, for determining the transmission format of the input signal according to the signal detecting result.

    摘要翻译: 本发明公开了一种用于确定输入信号和相关信号接收电路的传输格式的信号接收方法。 信号接收方法包括:接收输入信号; 根据所述信号传输通道的输出结果产生与至少多个信号传输通道的信号传输通道相对应的信号检测结果; 以及根据信号检测结果确定输入信号的传输格式。 信号接收电路包括:输入接口,用于接收输入信号; 检测模块,用于根据所述信号传输通道的输出结果产生与至少多个信号传输通道的信号传输通道相对应的信号检测结果; 以及确定单元,用于根据信号检测结果确定输入信号的传输格式。

    Device and method for controlling frame input and output
    8.
    发明授权
    Device and method for controlling frame input and output 有权
    用于控制帧输入和输出的装置和方法

    公开(公告)号:US08471859B2

    公开(公告)日:2013-06-25

    申请号:US12692389

    申请日:2010-01-22

    CPC分类号: H04N7/0105 H04N7/0132

    摘要: A device and method for controlling frame input and output are applied to the reception of image data from a source device and output of the image data to a destination device, the device includes a buffer, a buffer control circuit, and a frame write controller. The input pixel clock is not equal to the output pixel clock. The frame write controller generates a write permission signal according to the Input DE and the Output DE. The buffer control circuit generates a write control signal according to the Input DE and the write permission signal, and generates a read control signal according to the Output DE. The buffer receives the image data from the source device according to the write control signal and the input pixel clock, and outputs the image data to the destination device according to the read control signal and the output pixel clock.

    摘要翻译: 用于控制帧输入和输出的装置和方法被应用于从源设备接收图像数据并将图像数据输出到目的地设备,该设备包括缓冲器,缓冲器控制电路和帧写入控制器。 输入像素时钟不等于输出像素时钟。 帧写入控制器根据输入DE和输出DE生成写许可信号。 缓冲器控制电路根据输入DE和写允许信号产生写控制信号,并根据输出DE生成读控制信号。 缓冲器根据写控制信号和输入像素时钟从源装置接收图像数据,并根据读控制信号和输出像素时钟将图像数据输出到目的地装置。

    Synchronization determining circuit, receiver including the synchronization determining circuit, and method of the receiver
    9.
    发明授权
    Synchronization determining circuit, receiver including the synchronization determining circuit, and method of the receiver 有权
    同步确定电路,包括同步确定电路的接收机和接收机的方法

    公开(公告)号:US08284871B2

    公开(公告)日:2012-10-09

    申请号:US12501959

    申请日:2009-07-13

    IPC分类号: H04L27/22

    摘要: A receiver includes; a recovery circuit for receiving an input signal, and generating a data signal and a recovery clock; a processing circuit for processing the data signal to generate a processed signal; and a synchronization determining circuit for determining a synchronization state of the recovery clock according to the processed signal and a first reference value. The data signal includes a synchronous pattern, and the first reference value corresponds to at least a portion of a value in the synchronous pattern processed by the processing circuit. A method of the receiver is also disclosed.

    摘要翻译: 接收机包括 恢复电路,用于接收输入信号,并产生数据信号和恢复时钟; 处理电路,用于处理数据信号以产生处理的信号; 以及同步确定电路,用于根据处理的信号和第一参考值确定恢复时钟的同步状态。 数据信号包括同步模式,第一参考值对应于由处理电路处理的同步模式中的值的至少一部分。 还公开了接收机的方法。

    Differential signal generating device with low power consumption
    10.
    发明授权
    Differential signal generating device with low power consumption 有权
    差分信号发生装置,功耗低

    公开(公告)号:US08362804B2

    公开(公告)日:2013-01-29

    申请号:US12726931

    申请日:2010-03-18

    IPC分类号: H03K19/0175

    CPC分类号: H03K5/151 H03K19/0008

    摘要: A differential signal generating device includes a control circuit and a differential signal driver receiving a single-ended signal. The control circuit receives a source signal and generates a control signal corresponding to a first mode when the source signal conforms with a first pre-defined state, and corresponding to a second mode when the source signal conforms with a second pre-defined state. Variations of the source signal are related to signal content of the single-ended signal. The differential signal driver is coupled to the control unit for receiving the control signal therefrom. The differential signal driver outputs a differential signal output according to the single-ended signal when the control signal corresponds to the first mode. The differential signal driver outputs a non-differential signal output when the control signal corresponds to the second mode.

    摘要翻译: 差分信号发生装置包括控制电路和接收单端信号的差分信号驱动器。 当源信号符合第一预定义状态时,控制电路接收源信号并产生对应于第一模式的控制信号,并且当源信号符合第二预定义状态时,控制电路对应于第二模式。 源信号的变化与单端信号的信号内容有关。 差分信号驱动器耦合到控制单元以从其接收控制信号。 当控制信号对应于第一模式时,差分信号驱动器根据单端信号输出差分信号。 当控制信号对应于第二模式时,差分信号驱动器输出非差分信号输出。