-
公开(公告)号:US10930549B2
公开(公告)日:2021-02-23
申请号:US16573209
申请日:2019-09-17
Applicant: GLOBALFOUNDRIES INC.
Inventor: Jinsheng Gao , Daniel Jaeger , Chih-Chiang Chang , Michael Aquilino , Patrick Carpenter , Junsic Hong , Mitchell Rutkowski , Haigou Huang , Huy Cao
IPC: H01L29/66 , H01L29/78 , H01L21/768 , H01L21/28 , H01L21/311 , H01L29/417
Abstract: The present disclosure relates to semiconductor structures and, more particularly, to a cap structure and methods of manufacture. The structure includes: a gate structure composed of conductive gate material; sidewall spacers on the gate structure, extending above the conductive gate material; and a capping material on the conductive gate material and extending over the sidewall spacers on the gate structure.
-
公开(公告)号:US10269654B1
公开(公告)日:2019-04-23
申请号:US15890246
申请日:2018-02-06
Applicant: GLOBALFOUNDRIES INC.
Inventor: Jinsheng Gao , Daniel Jaeger , Michael Aquilino , Patrick Carpenter , Jessica Dechene , Huy Cao , Mitchell Rutkowski , Haigou Huang
IPC: H01L21/00 , H01L21/8238 , H01L29/66 , H01L29/06 , H01L27/092
Abstract: At least one method, apparatus and system disclosed herein involves forming trench silicide region contact. A plurality of fins are formed on a semiconductor substrate. An epitaxial (EPI) feature is formed at a top portion of each fin of the first portion over a first portion of the fins. A gate region is formed over a second portion of the fins. A replacement metal gate (RMG) process is performed in the gate region. A trench is formed in a portion of the gate region. A void is formed adjacent the a portion of the gate region. A first silicon feature is formed in the trench. A second silicon feature is formed in the void. A TS cut region is formed over the trench. The first silicon feature and the second silicon feature are removed. A metallization process is performed in the void to form a contact.
-
公开(公告)号:US10008385B1
公开(公告)日:2018-06-26
申请号:US15612335
申请日:2017-06-02
Applicant: GLOBALFOUNDRIES Inc.
Inventor: Ashish Kumar Jha , Haiting Wang , Chih-Chiang Chang , Mitchell Rutkowski
IPC: H01L21/28 , H01L21/768
CPC classification number: H01L21/28132 , H01L21/76834 , H01L21/76897
Abstract: Methods of forming a sacrificial gate cap and a self-aligned contact for a device structure. A gate electrode is arranged between a first sidewall spacer and a second sidewall spacer. A top surface of the gate electrode is recessed to open a space above the top surface of the recessed gate electrode that partially exposes the first and second sidewall spacers. Respective sections of the first and second sidewall spacers, which are arranged above the top surface of the recessed gate electrode, are removed in order to increase a width of the space. A sacrificial cap is formed in the widened space.
-
公开(公告)号:US10460986B2
公开(公告)日:2019-10-29
申请号:US15882291
申请日:2018-01-29
Applicant: GLOBALFOUNDRIES INC.
Inventor: Jinsheng Gao , Daniel Jaeger , Chih-Chiang Chang , Michael Aquilino , Patrick Carpenter , Junsic Hong , Mitchell Rutkowski , Haigou Huang , Huy Cao
IPC: H01L29/66 , H01L21/768 , H01L21/28 , H01L21/311 , H01L29/417
Abstract: The present disclosure relates to semiconductor structures and, more particularly, to a cap structure and methods of manufacture. The structure includes: a gate structure composed of conductive gate material; sidewall spacers on the gate structure, extending above the conductive gate material; and a capping material on the conductive gate material and extending over the sidewall spacers on the gate structure.
-
5.
公开(公告)号:US10325819B1
公开(公告)日:2019-06-18
申请号:US15920303
申请日:2018-03-13
Applicant: GLOBALFOUNDRIES INC.
Inventor: Jinsheng Gao , Daniel Jaeger , Michael Aquilino , Patrick Carpenter , Jessica Dechene , Huy Cao , Mitchell Rutkowski , Haigou Huang
IPC: H01L21/336 , H01L21/8238 , H01L21/762 , H01L21/768 , H01L21/306 , H01L29/66 , H01L21/311 , H01L21/3065 , H01L21/3105
Abstract: At least one method, apparatus and system disclosed herein involves forming trench silicide region contact. A plurality of fins are formed on a semiconductor substrate. An epitaxial (EPI) feature is formed at a top portion of each fin of the first portion over a first portion of the fins. A gate region is formed over a second portion of the fins. A trench is formed in a portion of the gate region. A void is formed adjacent the a portion of the gate region. A first silicon feature is formed in the trench. A second silicon feature is formed in the void. Subsequently, a replacement metal gate (RMG) process is performed in the gate region. A TS cut region is formed over the trench. The first silicon feature and the second silicon feature are removed. A metallization process is performed in the void to form a contact.
-
-
-
-