Programming an electrical fuse with a silicon-controlled rectifier
    2.
    发明授权
    Programming an electrical fuse with a silicon-controlled rectifier 有权
    用可控硅整流器编程电熔丝

    公开(公告)号:US09318217B1

    公开(公告)日:2016-04-19

    申请号:US14522017

    申请日:2014-10-23

    CPC classification number: G11C17/16 G11C17/18 H03K19/17768

    Abstract: Circuits for programming an electrical fuse, methods for programming an electrical fuse, and methods for designing a silicon-controlled rectifier for use in programming an electrical fuse. A programming current for the electrical fuse is directed through the electrical fuse and the silicon-controlled rectifier. Upon reaching a programmed resistance value for the electrical fuse, the silicon-controlled rectifier switches from a low-impedance state to a high-impedance state that interrupts the programming current.

    Abstract translation: 用于编程电熔丝的电路,用于编程电熔丝的方法以及用于设计用于编程电熔丝的硅控整流器的方法。 电熔丝的编程电流通过电熔丝和可控硅整流器引导。 当达到电熔丝的编程电阻值时,硅控整流器从低阻抗状态切换到中断编程电流的高阻抗状态。

    VERTICAL CONSTRUCTIONS FOR DEVICES HAVING A DRIFT REGION

    公开(公告)号:US20200098909A1

    公开(公告)日:2020-03-26

    申请号:US16137739

    申请日:2018-09-21

    Abstract: Structures for laterally-diffused metal-oxide-semiconductor devices and drain-extended metal-oxide-semiconductor devices, as well as methods of forming laterally-diffused metal-oxide-semiconductor devices and drain-extended metal-oxide-semiconductor devices. A gate electrode is arranged to extend about a semiconductor fin projecting from a substrate. A drain region is arranged in the substrate, and a source region is coupled with the semiconductor fin. The source region is arranged over the semiconductor fin. A drift region is arranged in the substrate between the drain region and the semiconductor fin. The drain region, source region, and drift region have a given conductivity type. The drift region has a lower electrical conductivity than the drain region.

    PROGRAMMING AN ELECTRICAL FUSE WITH A SILICON-CONTROLLED RECTIFIER
    4.
    发明申请
    PROGRAMMING AN ELECTRICAL FUSE WITH A SILICON-CONTROLLED RECTIFIER 有权
    用硅控制的整流器编程电子保险丝

    公开(公告)号:US20160118138A1

    公开(公告)日:2016-04-28

    申请号:US14522017

    申请日:2014-10-23

    CPC classification number: G11C17/16 G11C17/18 H03K19/17768

    Abstract: Circuits for programming an electrical fuse, methods for programming an electrical fuse, and methods for designing a silicon-controlled rectifier for use in programming an electrical fuse. A programming current for the electrical fuse is directed through the electrical fuse and the silicon-controlled rectifier. Upon reaching a programmed resistance value for the electrical fuse, the silicon-controlled rectifier switches from a low-impedance state to a high-impedance state that interrupts the programming current.

    Abstract translation: 用于编程电熔丝的电路,用于编程电熔丝的方法以及用于设计用于编程电熔丝的硅控整流器的方法。 电熔丝的编程电流通过电熔丝和可控硅整流器引导。 当达到电熔丝的编程电阻值时,硅控整流器从低阻抗状态切换到中断编程电流的高阻态。

    Silicon-controlled rectifiers with wells laterally isolated by trench isolation regions

    公开(公告)号:US10692852B2

    公开(公告)日:2020-06-23

    申请号:US16171760

    申请日:2018-10-26

    Abstract: Silicon-controlled rectifiers and methods for forming a silicon-controlled rectifier. A first well of a first conductivity type is arranged in a substrate, and second and third wells of a second conductivity type are arranged in the substrate between the first well and the top surface of the substrate. A deep trench isolation region is laterally arranged between the first well of the second conductivity type and the second well of the second conductivity type. The second well is adjoined with the first well along a first interface, the third well is adjoined with the first well along a second interface, and the deep trench isolation region extends the top surface of the substrate past the first interface and the second interface and into the first well. A doped region of the first conductivity type is arranged in the substrate between the second well and the top surface of the substrate.

    SILICON-CONTROLLED RECTIFIERS WITH WELLS LATERALLY ISOLATED BY TRENCH ISOLATION REGIONS

    公开(公告)号:US20200135715A1

    公开(公告)日:2020-04-30

    申请号:US16171760

    申请日:2018-10-26

    Abstract: Silicon-controlled rectifiers and methods for forming a silicon-controlled rectifier. A first well of a first conductivity type is arranged in a substrate, and second and third wells of a second conductivity type are arranged in the substrate between the first well and the top surface of the substrate. A deep trench isolation region is laterally arranged between the first well of the second conductivity type and the second well of the second conductivity type. The second well is adjoined with the first well along a first interface, the third well is adjoined with the first well along a second interface, and the deep trench isolation region extends the top surface of the substrate past the first interface and the second interface and into the first well. A doped region of the first conductivity type is arranged in the substrate between the second well and the top surface of the substrate.

    Method to protect sensitive devices from electrostatic discharge damage

    公开(公告)号:US10263418B2

    公开(公告)日:2019-04-16

    申请号:US15971265

    申请日:2018-05-04

    Abstract: ESD protection circuitry that includes one, or more, of the following features, characteristics and/or advantages: (i) use of different “diode types” (for example, Schottky type, PN type, p-type diode-connected field-effect transistor (FET) type, NFET type)) in a series-connected diode set (connected in series with respect to a device-under-protection) and a parallel-connected diode set (connected in parallel with respect to a device-under-protection and the series-connected diode set); (ii) a FET is connected in series with a target device such that the FET's gate can be turned on during normal operation and the FET's gate is resistively coupled to the FET's source; and/or (iii) two FETs are connected in series with a target device such both FETs gates can be turned on during normal operation, one FET's gate is resistively coupled to its source, and the other FET's gate is electrically coupled to its drain.

    METHOD TO PROTECT SENSITIVE DEVICES FROM ELECTROSTATIC DISCHARGE DAMAGE

    公开(公告)号:US20180254630A1

    公开(公告)日:2018-09-06

    申请号:US15971265

    申请日:2018-05-04

    CPC classification number: H02H9/041

    Abstract: ESD protection circuitry that includes one, or more, of the following features, characteristics and/or advantages: (i) use of different “diode types” (for example, Schottky type, PN type, p-type diode-connected field-effect transistor (FET) type, NFET type)) in a series-connected diode set (connected in series with respect to a device-under-protection) and a parallel-connected diode set (connected in parallel with respect to a device-under-protection and the series-connected diode set); (ii) a FET is connected in series with a target device such that the FET's gate can be turned on during normal operation and the FET's gate is resistively coupled to the FET's source; and/or (iii) two FETs are connected in series with a target device such both FETs gates can be turned on during normal operation, one FET's gate is resistively coupled to its source, and the other FET's gate is electrically coupled to its drain.

Patent Agency Ranking