Optimizing library cells with wiring in metallization layers

    公开(公告)号:US10796056B2

    公开(公告)日:2020-10-06

    申请号:US16014287

    申请日:2018-06-21

    Abstract: Original cell design rule violations with respect to a second wiring layer are identified, while conductors of the second wiring layer are in an original position. The conductors of the second wiring layer are offset into different offset positions, and then the process of identifying violations is repeated for each of the offset positions. With this, metrics are generated for the original cell for the original position and each of the offset positions. Then, the original cell or the pitch of the second wiring layer are altered to produce alterations. The processes of identifying violations, offsetting conductors in the second wiring layer, repeating the identification of violations for all offsets, and generating metrics are repeated for each of the alterations. The original cell or one of the alterations is then selected, based on which cell produces the lowest number of violations of the design rules.

    OPTIMIZING LIBRARY CELLS WITH WIRING IN METALLIZATION LAYERS

    公开(公告)号:US20190392106A1

    公开(公告)日:2019-12-26

    申请号:US16014287

    申请日:2018-06-21

    Abstract: Original cell design rule violations with respect to a second wiring layer are identified, while conductors of the second wiring layer are in an original position. The conductors of the second wiring layer are offset into different offset positions, and then the process of identifying violations is repeated for each of the offset positions. With this, metrics are generated for the original cell for the original position and each of the offset positions. Then, the original cell or the pitch of the second wiring layer are altered to produce alterations. The processes of identifying violations, offsetting conductors in the second wiring layer, repeating the identification of violations for all offsets, and generating metrics are repeated for each of the alterations. The original cell or one of the alterations is then selected, based on which cell produces the lowest number of violations of the design rules.

    INTEGRATED CIRCUITS HAVING A CONTINUOUS ACTIVE AREA AND METHODS FOR FABRICATING SAME
    6.
    发明申请
    INTEGRATED CIRCUITS HAVING A CONTINUOUS ACTIVE AREA AND METHODS FOR FABRICATING SAME 有权
    具有连续活动区域的集成电路及其制造方法

    公开(公告)号:US20130328205A1

    公开(公告)日:2013-12-12

    申请号:US13490840

    申请日:2012-06-07

    Abstract: Integrated circuits and methods for fabricating integrated circuits are provided. In an embodiment, an integrated circuit includes a standard cell having a first boundary, a second boundary opposite the first boundary, a third boundary interconnecting the first and second boundaries, and a fourth boundary opposite the third boundary and interconnecting the first and second boundaries. The standard cell further includes parallel active areas extending from the first boundary to the second boundary. Also, the standard cell has parallel gate strips extending from the third boundary to the fourth boundary and over the active areas. A cut mask overlies the gate strips. An interconnect is positioned overlying the cut mask and forms an electrical connection with a selected gate strip.

    Abstract translation: 提供了用于制造集成电路的集成电路和方法。 在一个实施例中,集成电路包括具有第一边界,与第一边界相反的第二边界,互连第一和第二边界的第三边界以及与第三边界相对的第四边界并互连第一和第二边界的标准单元。 标准单元还包括从第一边界延伸到第二边界的并行有效区域。 此外,标准单元具有从第三边界延伸到第四边界并且在有源区上延伸的平行栅极条。 切割掩模覆盖门条。 互连件定位在切割掩模上方并与选定的栅条形成电连接。

Patent Agency Ranking