-
公开(公告)号:US20160170456A9
公开(公告)日:2016-06-16
申请号:US13626357
申请日:2012-09-25
Applicant: INTEL CORPORATION
Inventor: Siva G. Narendra , James W. Tschanz , Howard A. Wilson , Donald S. Gardner , Peter Hazucha , Gerhard Schrom , Tanay Karnik , Nitin Borkar , Vivek K. De , Shekhar Y. Borkar
IPC: G06F1/26 , G06F1/32 , H01L25/065
CPC classification number: G06F1/26 , G06F1/3206 , G06F1/324 , G06F1/3296 , H01L23/34 , H01L24/16 , H01L25/0657 , H01L2224/16145 , H01L2224/16227 , H01L2225/06513 , H01L2225/06517 , H01L2225/06589 , Y02D10/126 , Y02D10/172
Abstract: An integrated circuit (IC) package is disclosed. The IC package includes a first die; and a second die bonded to the CPU die in a three dimensional packaging layout.
Abstract translation: 公开了一种集成电路(IC)封装。 IC封装包括第一裸片; 以及以三维封装布局结合到CPU管芯的第二管芯。