-
公开(公告)号:US20220139955A1
公开(公告)日:2022-05-05
申请号:US17576164
申请日:2022-01-14
Applicant: Kioxia Corporation
Inventor: Yoshiaki FUKUZUMI , Ryota KATSUMATA , Masaru KITO , Masaru KIDOH , Hiroyasu TANAKA , Yosuke KOMORI , Megumi ISHIDUKI , Junya MATSUNAMI , Tomoko FUJIWARA , Hideaki AOCHI , Ryouhei KIRISAWA , Yoshimasa MIKAJIRI , Shigeto OOTA
IPC: H01L27/11582 , H01L29/66 , H01L29/792 , H01L27/11578 , H01L21/223 , H01L21/265 , H01L29/78 , H01L29/04 , H01L29/16 , H01L29/423 , H01L29/49 , H01L29/10
Abstract: A nonvolatile semiconductor memory device, includes: a stacked structural unit including a plurality of insulating films alternately stacked with a plurality of electrode films in a first direction; a selection gate electrode stacked on the stacked structural unit in the first direction; an insulating layer stacked on the selection gate electrode in the first direction; a first semiconductor pillar piercing the stacked structural unit, the selection gate electrode, and the insulating layer in the first direction, a first cross section of the first semiconductor pillar having an annular configuration, the first cross section being cut in a plane orthogonal to the first direction; a first core unit buried in an inner side of the first semiconductor pillar, the first core unit being recessed from an upper face of the insulating layer; and a first conducting layer of the first semiconductor pillar provided on the first core unit to contact the first core unit.
-
公开(公告)号:US20240008276A1
公开(公告)日:2024-01-04
申请号:US18465223
申请日:2023-09-12
Applicant: KIOXIA CORPORATION
Inventor: Yoshiaki FUKUZUMI , Ryota KATSUMATA , Masaru KITO , Masaru KIDOH , Hiroyasu TANAKA , Yosuke KOMORI , Megumi ISHIDUKI , Junya MATSUNAMI , Tomoko FUJIWARA , Hideaki AOCHI , Ryouhei KIRISAWA , Yoshimasa MIKAJIRI , Shigeto OOTA
IPC: H10B43/27 , H01L29/66 , H01L29/792 , H10B43/20 , H01L21/223 , H01L21/265 , H01L29/78 , H01L29/04 , H01L29/16 , H01L29/423 , H01L29/49 , H01L29/10
CPC classification number: H10B43/27 , H01L29/66833 , H01L29/792 , H01L29/7926 , H10B43/20 , H01L21/223 , H01L21/265 , H01L29/66666 , H01L29/7827 , H01L29/04 , H01L29/16 , H01L29/42344 , H01L29/4916 , H01L29/1037
Abstract: A nonvolatile semiconductor memory device, includes: a stacked structural unit including a plurality of insulating films alternately stacked with a plurality of electrode films in a first direction; a selection gate electrode stacked on the stacked structural unit in the first direction; an insulating layer stacked on the selection gate electrode in the first direction; a first semiconductor pillar piercing the stacked structural unit, the selection gate electrode, and the insulating layer in the first direction, a first cross section of the first semiconductor pillar having an annular configuration, the first cross section being cut in a plane orthogonal to the first direction; a first core unit buried in an inner side of the first semiconductor pillar, the first core unit being recessed from an upper face of the insulating layer; and a first conducting layer of the first semiconductor pillar provided on the first core unit to contact the first core unit.
-