-
公开(公告)号:US10586807B2
公开(公告)日:2020-03-10
申请号:US16437781
申请日:2019-06-11
Applicant: Micron Technology, Inc.
Inventor: Zhiqiang Xie , Chris M. Carlson , Justin B. Dorhout , Anish A. Khandekar , Greg Light , Ryan Meyer , Kunal R. Parekh , Dimitrios Pavlopoulos , Kunal Shrotri
IPC: H01L27/11582 , H01L21/02 , H01L27/11556 , H01L21/28 , H01L21/3213 , H01L21/311 , H01L27/11565 , H01L27/11519
Abstract: An array of elevationally-extending strings of memory cells comprises a vertical stack of alternating insulative tiers and wordline tiers. The wordline tiers have terminal ends corresponding to control-gate regions of individual memory cells. The control-gate regions individually comprise part of a wordline in individual of the wordline tiers. A charge-blocking region of the individual memory cells extends elevationally along the individual control-gate regions. Charge-storage material of the individual memory cells extends elevationally along individual of the charge-blocking regions. Channel material extends elevationally along the vertical stack. Insulative charge-passage material is laterally between the channel material and the charge-storage material. Elevationally-extending walls laterally separate immediately-laterally-adjacent of the wordlines. The walls comprise laterally-outer insulative material and silicon-containing material spanning laterally between the laterally-outer insulative material. The silicon-containing material comprises at least 30 atomic percent of at least one of elemental-form silicon or a silicon-containing alloy. Other aspects, including method, are also disclosed.
-
公开(公告)号:US20190371815A1
公开(公告)日:2019-12-05
申请号:US16437781
申请日:2019-06-11
Applicant: Micron Technology, Inc.
Inventor: Zhiqiang Xie , Chris M. Carlson , Justin B. Dorhout , Anish A. Khandekar , Greg Light , Ryan Meyer , Kunal R. Parekh , Dimitrios Pavlopoulos , Kunal Shrotri
IPC: H01L27/11582 , H01L27/11556 , H01L21/28 , H01L21/02
Abstract: An array of elevationally-extending strings of memory cells comprises a vertical stack of alternating insulative tiers and wordline tiers. The wordline tiers have terminal ends corresponding to control-gate regions of individual memory cells. The control-gate regions individually comprise part of a wordline in individual of the wordline tiers. A charge-blocking region of the individual memory cells extends elevationally along the individual control-gate regions. Charge-storage material of the individual memory cells extends elevationally along individual of the charge-blocking regions. Channel material extends elevationally along the vertical stack. Insulative charge-passage material is laterally between the channel material and the charge-storage material. Elevationally-extending walls laterally separate immediately-laterally-adjacent of the wordlines. The walls comprise laterally-outer insulative material and silicon-containing material spanning laterally between the laterally-outer insulative material. The silicon-containing material comprises at least 30 atomic percent of at least one of elemental-form silicon or a silicon-containing alloy. Other aspects, including method, are also disclosed.
-
公开(公告)号:US20180286879A1
公开(公告)日:2018-10-04
申请号:US16002129
申请日:2018-06-07
Applicant: Micron Technology, Inc.
Inventor: Justin B. Dorhout , Kunal R. Parekh , Matthew Park , Joseph Neil Greeley , Chet E. Carter , Martin C. Roberts , Indra V. Chary , Vinayak Shamanna , Ryan Meyer , Paolo Tessariol
IPC: H01L27/11556 , H01L27/11565 , H01L27/11582 , H01L27/11519
CPC classification number: H01L27/11556 , H01L27/11519 , H01L27/11565 , H01L27/11573 , H01L27/11582
Abstract: An array of elevationally-extending strings of memory cells, where the memory cells individually comprise a programmable charge storage transistor, comprises a substrate comprising a first region containing memory cells and a second region not containing memory cells laterally of the first region. The first region comprises vertically-alternating tiers of insulative material and control gate material. The second region comprises vertically-alternating tiers of different composition insulating materials laterally of the first region. A channel pillar comprising semiconductive channel material extends elevationally through multiple of the vertically-alternating tiers within the first region. Tunnel insulator, programmable charge storage material, and control gate blocking insulator are between the channel pillar and the control gate material of individual of the tiers of the control gate material within the first region. Conductive vias extend elevationally through the vertically-alternating tiers in the second region. An elevationally-extending wall is laterally between the first and second regions. The wall comprises the programmable charge storage material and the semiconductive channel material. Other embodiments and aspects, including method, are disclosed.
-
公开(公告)号:US20220115401A1
公开(公告)日:2022-04-14
申请号:US17556704
申请日:2021-12-20
Applicant: Micron Technology, Inc.
Inventor: Justin B. Dorhout , Fei Wang , Chet E. Carter , Ian Laboriante , John D. Hopkins , Kunal Shrotri , Ryan Meyer , Vinayak Shamanna , Kunal R. Parekh , Martin C. Roberts , Matthew Park
IPC: H01L27/11582 , H01L27/1157 , H01L23/528 , H01L23/532
Abstract: Some embodiments include an integrated structure having vertically-stacked conductive levels alternating with dielectric levels. A layer over the conductive levels includes silicon, nitrogen, and one or more of carbon, oxygen, boron and phosphorus. In some embodiments the vertically-stacked conductive levels are wordline levels within a NAND memory array. Some embodiments include an integrated structure having vertically-stacked conductive levels alternating with dielectric levels. Vertically-stacked NAND memory cells are along the conductive levels within a memory array region. A staircase region is proximate the memory array region. The staircase region has electrical contacts in one-to-one correspondence with the conductive levels. A layer is over the memory array region and over the staircase region. The layer includes silicon, nitrogen, and one or more of carbon, oxygen, boron and phosphorus.
-
公开(公告)号:US20200321352A1
公开(公告)日:2020-10-08
申请号:US16907967
申请日:2020-06-22
Applicant: Micron Technology, Inc.
Inventor: Justin B. Dorhout , Fei Wang , Chet E. Carter , Ian Laboriante , John D. Hopkins , Kunal Shrotri , Ryan Meyer , Vinayak Shamanna , Kunal R. Parekh , Martin C. Roberts , Matthew Park
IPC: H01L27/11582 , H01L27/1157 , H01L23/528 , H01L23/532
Abstract: Some embodiments include an integrated structure having vertically-stacked conductive levels alternating with dielectric levels. A layer over the conductive levels includes silicon, nitrogen, and one or more of carbon, oxygen, boron and phosphorus. In some embodiments the vertically-stacked conductive levels are wordline levels within a NAND memory array. Some embodiments include an integrated structure having vertically-stacked conductive levels alternating with dielectric levels. Vertically-stacked NAND memory cells are along the conductive levels within a memory array region. A staircase region is proximate the memory array region. The staircase region has electrical contacts in one-to-one correspondence with the conductive levels. A layer is over the memory array region and over the staircase region. The layer includes silicon, nitrogen, and one or more of carbon, oxygen, boron and phosphorus.
-
公开(公告)号:US10727242B2
公开(公告)日:2020-07-28
申请号:US16372563
申请日:2019-04-02
Applicant: Micron Technology, Inc.
Inventor: Justin B. Dorhout , Kunal R. Parekh , Matthew Park , Joseph Neil Greeley , Chet E. Carter , Martin C. Roberts , Indra V. Chary , Vinayak Shamanna , Ryan Meyer , Paolo Tessariol
IPC: H01L27/11 , H01L27/11556 , H01L27/11573 , H01L27/11519 , H01L27/11565 , H01L27/11582
Abstract: An array of elevationally-extending strings of memory cells, where the memory cells individually comprise a programmable charge storage transistor, comprises a substrate comprising a first region containing memory cells and a second region not containing memory cells laterally of the first region. The first region comprises vertically-alternating tiers of insulative material and control gate material. The second region comprises vertically-alternating tiers of different composition insulating materials laterally of the first region. A channel pillar comprising semiconductive channel material extends elevationally through multiple of the vertically-alternating tiers within the first region. Tunnel insulator, programmable charge storage material, and control gate blocking insulator are between the channel pillar and the control gate material of individual of the tiers of the control gate material within the first region. Conductive vias extend elevationally through the vertically-alternating tiers in the second region. An elevationally-extending wall is laterally between the first and second regions. The wall comprises the programmable charge storage material and the semiconductive channel material. Other embodiments and aspects, including method, are disclosed.
-
公开(公告)号:US10014309B2
公开(公告)日:2018-07-03
申请号:US15231950
申请日:2016-08-09
Applicant: Micron Technology, Inc.
Inventor: Justin B. Dorhout , Kunal R. Parekh , Matthew Park , Joseph Neil Greeley , Chet E. Carter , Martin C. Roberts , Indra V. Chary , Vinayak Shamanna , Ryan Meyer , Paolo Tessariol
IPC: H01L21/336 , H01L27/11556 , H01L27/11519 , H01L27/11582 , H01L27/11565
CPC classification number: H01L27/11556 , H01L27/11519 , H01L27/11565 , H01L27/11573 , H01L27/11582
Abstract: An array of elevationally-extending strings of memory cells, where the memory cells individually comprise a programmable charge storage transistor, comprises a substrate comprising a first region containing memory cells and a second region not containing memory cells laterally of the first region. The first region comprises vertically-alternating tiers of insulative material and control gate material. The second region comprises vertically-alternating tiers of different composition insulating materials laterally of the first region. A channel pillar comprising semiconductive channel material extends elevationally through multiple of the vertically-alternating tiers within the first region. Tunnel insulator, programmable charge storage material, and control gate blocking insulator are between the channel pillar and the control gate material of individual of the tiers of the control gate material within the first region. Conductive vias extend elevationally through the vertically-alternating tiers in the second region. An elevationally-extending wall is laterally between the first and second regions. The wall comprises the programmable charge storage material and the semiconductive channel material. Other embodiments and aspects, including method, are disclosed.
-
公开(公告)号:US10388665B1
公开(公告)日:2019-08-20
申请号:US15992959
申请日:2018-05-30
Applicant: Micron Technology, Inc.
Inventor: Zhiqiang Xie , Chris M. Carlson , Justin B. Dorhout , Anish A. Khandekar , Greg Light , Ryan Meyer , Kunal R. Parekh , Dimitrios Pavlopoulos , Kunal Shrotri
IPC: H01L27/11582 , H01L21/02 , H01L27/11556 , H01L21/28 , H01L21/3213 , H01L27/11519 , H01L27/11565 , H01L21/311
Abstract: An array of elevationally-extending strings of memory cells comprises a vertical stack of alternating insulative tiers and wordline tiers. The wordline tiers have terminal ends corresponding to control-gate regions of individual memory cells. The control-gate regions individually comprise part of a wordline in individual of the wordline tiers. A charge-blocking region of the individual memory cells extends elevationally along the individual control-gate regions. Charge-storage material of the individual memory cells extends elevationally along individual of the charge-blocking regions. Channel material extends elevationally along the vertical stack. Insulative charge-passage material is laterally between the channel material and the charge-storage material. Elevationally-extending walls laterally separate immediately-laterally-adjacent of the wordlines. The walls comprise laterally-outer insulative material and silicon-containing material spanning laterally between the laterally-outer insulative material. The silicon-containing material comprises at least 30 atomic percent of at least one of elemental-form silicon or a silicon-containing alloy. Other aspects, including method, are also disclosed.
-
公开(公告)号:US10263007B2
公开(公告)日:2019-04-16
申请号:US16002129
申请日:2018-06-07
Applicant: Micron Technology, Inc.
Inventor: Justin B. Dorhout , Kunal R. Parekh , Matthew Park , Joseph Neil Greeley , Chet E. Carter , Martin C. Roberts , Indra V. Chary , Vinayak Shamanna , Ryan Meyer , Paolo Tessariol
IPC: H01L21/336 , H01L27/11556 , H01L27/11519 , H01L27/11565 , H01L27/11582 , H01L27/11573
Abstract: An array of elevationally-extending strings of memory cells, where the memory cells individually comprise a programmable charge storage transistor, comprises a substrate comprising a first region containing memory cells and a second region not containing memory cells laterally of the first region. The first region comprises vertically-alternating tiers of insulative material and control gate material. The second region comprises vertically-alternating tiers of different composition insulating materials laterally of the first region. A channel pillar comprising semiconductive channel material extends elevationally through multiple of the vertically-alternating tiers within the first region. Tunnel insulator, programmable charge storage material, and control gate blocking insulator are between the channel pillar and the control gate material of individual of the tiers of the control gate material within the first region. Conductive vias extend elevationally through the vertically-alternating tiers in the second region. An elevationally-extending wall is laterally between the first and second regions. The wall comprises the programmable charge storage material and the semiconductive channel material. Other embodiments and aspects, including method, are disclosed.
-
10.
公开(公告)号:US20190043890A1
公开(公告)日:2019-02-07
申请号:US16158039
申请日:2018-10-11
Applicant: Micron Technology, Inc.
Inventor: Justin B. Dorhout , Fei Wang , Chet E. Carter , Ian Laboriante , John D. Hopkins , Kunal Shrotri , Ryan Meyer , Vinayak Shamanna , Kunal R. Parekh , Martin C. Roberts , Matthew Park
IPC: H01L27/11582 , H01L23/528 , H01L23/532 , H01L27/1157
CPC classification number: H01L27/11582 , H01L23/528 , H01L23/53257 , H01L27/1157
Abstract: Some embodiments include an integrated structure having vertically-stacked conductive levels alternating with dielectric levels. A layer over the conductive levels includes silicon, nitrogen, and one or more of carbon, oxygen, boron and phosphorus. In some embodiments the vertically-stacked conductive levels are wordline levels within a NAND memory array. Some embodiments include an integrated structure having vertically-stacked conductive levels alternating with dielectric levels. Vertically-stacked NAND memory cells are along the conductive levels within a memory array region. A staircase region is proximate the memory array region. The staircase region has electrical contacts in one-to-one correspondence with the conductive levels. A layer is over the memory array region and over the staircase region. The layer includes silicon, nitrogen, and one or more of carbon, oxygen, boron and phosphorus.
-
-
-
-
-
-
-
-
-