Method of manufacturing a semiconductor package

    公开(公告)号:US10903177B2

    公开(公告)日:2021-01-26

    申请号:US16511825

    申请日:2019-07-15

    Abstract: In a method of manufacturing a semiconductor package, a first semiconductor device is arranged on a package substrate. An electrostatic discharge structure is formed on at least one ground substrate pad exposed from an upper surface of the package substrate. A plurality of second semiconductor devices is stacked on the package substrate and spaced apart from the first semiconductor device, the electrostatic discharge structure being interposed between the first semiconductor device and the plurality of second semiconductor devices. A molding member is formed on the package substrate to cover the first semiconductor device and the plurality of second semiconductor devices.

    Method of manufacturing multi-chip package

    公开(公告)号:US10679972B2

    公开(公告)日:2020-06-09

    申请号:US16193318

    申请日:2018-11-16

    Abstract: A multi-chip package includes a package substrate including a first substrate pad, a first group of semiconductor chips stacked on the package substrate, each of the first group of the semiconductor chips including bonding pads, first stud bumps arranged on the bonding pads of the first group of the semiconductor chips except for a lowermost semiconductor chip in the first group, a first conductive wire downwardly extended from the bonding pad of the lowermost semiconductor chip in the first group and connected to the first substrate pad, and a second conductive wire upwardly extended from the bonding pad of the lowermost semiconductor chip in the first group and sequentially connected to the first stud bumps.

    SEMICONDUCTOR PACKAGE AND METHOD OF MANUFACTURING THE SEMICONDUCTOR PACKAGE

    公开(公告)号:US20190259742A1

    公开(公告)日:2019-08-22

    申请号:US16177968

    申请日:2018-11-01

    Abstract: A semiconductor package includes a package substrate, at least one first semiconductor chip on the package substrate and having a first height as measured from the package substrate, at least one second semiconductor chip on the package substrate spaced apart from the first semiconductor chip and having a second height less than the first height as measured from the package substrate, at least one third semiconductor chip stacked on the first and second semiconductor chips, and at least one support structure between the at least one second semiconductor chip and the at least one third semiconductor chip configured to support the at least one third semiconductor chip.

    Multi-chip package and method of manufacturing the same

    公开(公告)号:US10147706B2

    公开(公告)日:2018-12-04

    申请号:US15623891

    申请日:2017-06-15

    Abstract: A multi-chip package includes a package substrate including a first substrate pad, a first group of semiconductor chips stacked on the package substrate, each of the first group of the semiconductor chips including bonding pads, first stud bumps arranged on the bonding pads of the first group of the semiconductor chips except for a lowermost semiconductor chip in the first group, a first conductive wire downwardly extended from the bonding pad of the lowermost semiconductor chip in the first group and connected to the first substrate pad, and a second conductive wire upwardly extended from the bonding pad of the lowermost semiconductor chip in the first group and sequentially connected to the first stud bumps.

    Semiconductor package
    7.
    发明授权

    公开(公告)号:US11594500B2

    公开(公告)日:2023-02-28

    申请号:US17132880

    申请日:2020-12-23

    Abstract: In a method of manufacturing a semiconductor package, a first semiconductor device is arranged on a package substrate. An electrostatic discharge structure is formed on at least one ground substrate pad exposed from an upper surface of the package substrate. A plurality of second semiconductor devices is stacked on the package substrate and spaced apart from the first semiconductor device, the electrostatic discharge structure being interposed between the first semiconductor device and the plurality of second semiconductor devices. A molding member is formed on the package substrate to cover the first semiconductor device and the plurality of second semiconductor devices.

    Method of detecting faults of operation algorithms in a wire bonding machine and apparatus for performing the same
    9.
    发明授权
    Method of detecting faults of operation algorithms in a wire bonding machine and apparatus for performing the same 有权
    用于检测引线接合机中的操作算法的故障的方法及其执行方法

    公开(公告)号:US09384105B2

    公开(公告)日:2016-07-05

    申请号:US14185447

    申请日:2014-02-20

    Abstract: In a method of detecting faults of operation algorithms in a wire bonding machine, individual bond parameters with respect to each of the operation algorithms of the wire bonding machine can be set based on design data including information with respect to conductive wires connected between semiconductor chips of a semiconductor package. Actual conductive wires of an actual semiconductor package can be formed using the wire bonding machine into which the design data can be inputted. Actual data with respect to actual operation algorithms of the wire bonding machine, which can form the actual conductive wires, can be obtained. The actual data can be compared with the individual bond parameters to detect the faults of the operation algorithms of the wire bonding machine. Thus, forming an abnormal conductive wire by the wire bonding machine can be prevented beforehand.

    Abstract translation: 在线接合机中检测运算算法的故障的方法中,可以基于设计数据设定相关于引线键合机的各运算算法的各个结合参数,该设计数据包括关于连接在半导体芯片 半导体封装。 可以使用可以输入设计数据的引线接合机来形成实际的半导体封装的实际导线。 可以获得关于可形成实际导线的引线接合机的实际操作算法的实际数据。 实际数据可以与各自的绑定参数进行比较,以检测引线接合机的操作算法的故障。 因此,可以预先防止由引线接合机形成异常导电线。

    METHOD OF DETECTING FAULTS OF OPERATION ALGORITHMS IN A WIRE BONDING MACHINE AND APPARATUS FOR PERFORMING THE SAME
    10.
    发明申请
    METHOD OF DETECTING FAULTS OF OPERATION ALGORITHMS IN A WIRE BONDING MACHINE AND APPARATUS FOR PERFORMING THE SAME 有权
    检测线束接合机中运行算法的故障的方法及其实施方法

    公开(公告)号:US20140359372A1

    公开(公告)日:2014-12-04

    申请号:US14185447

    申请日:2014-02-20

    Abstract: In a method of detecting faults of operation algorithms in a wire bonding machine, individual bond parameters with respect to each of the operation algorithms of the wire bonding machine can be set based on design data including information with respect to conductive wires connected between semiconductor chips of a semiconductor package. Actual conductive wires of an actual semiconductor package can be formed using the wire bonding machine into which the design data can be inputted. Actual data with respect to actual operation algorithms of the wire bonding machine, which can form the actual conductive wires, can be obtained. The actual data can be compared with the individual bond parameters to detect the faults of the operation algorithms of the wire bonding machine. Thus, forming an abnormal conductive wire by the wire bonding machine can be prevented beforehand.

    Abstract translation: 在线接合机中检测运算算法的故障的方法中,可以基于设计数据设定相关于引线键合机的各运算算法的各个结合参数,该设计数据包括关于连接在半导体芯片 半导体封装。 可以使用可以输入设计数据的引线接合机来形成实际的半导体封装的实际导线。 可以获得关于可形成实际导线的引线接合机的实际操作算法的实际数据。 实际数据可以与各自的绑定参数进行比较,以检测引线接合机的操作算法的故障。 因此,可以预先防止由引线接合机形成异常导电线。

Patent Agency Ranking