SEMICONDUCTOR DEVICE HAVING A FIRST CELL ROW AND A SECOND CELL ROW

    公开(公告)号:US20200273850A1

    公开(公告)日:2020-08-27

    申请号:US15931171

    申请日:2020-05-13

    Applicant: SOCIONEXT INC.

    Inventor: Hiroyuki SHIMBO

    Abstract: Disclosed herein is a semiconductor integrated circuit device which includes a standard cell with a plurality of fins extending in a first direction and arranged in a second direction that is perpendicular to the first direction. An active fin of the fins forms part of an active transistor. A dummy fin of the fins is disposed between the active fin and an end of the standard cell.

    SEMICONDUCTOR DEVICE COMPRISING A STANDARD CELL

    公开(公告)号:US20190148380A1

    公开(公告)日:2019-05-16

    申请号:US16245164

    申请日:2019-01-10

    Applicant: SOCIONEXT INC.

    Inventor: Hiroyuki SHIMBO

    Abstract: Disclosed herein is a semiconductor device including two standard cells which are arranged adjacent to each other in an X direction. One of the two standard cells includes a plurality of first fins which extend in the X direction, and which are arranged along a boundary between the two standard cells in a Y direction. The other standard cell includes a plurality of second fins which extend in the X direction, and which are arranged along the boundary between the two standard cells in the Y direction. The plurality of second fins includes a dummy fin.

    SEMICONDUCTOR INTERGRATED CIRCUIT AND LOGIC CIRCUIT
    6.
    发明申请
    SEMICONDUCTOR INTERGRATED CIRCUIT AND LOGIC CIRCUIT 有权
    半导体集成电路和逻辑电路

    公开(公告)号:US20160204107A1

    公开(公告)日:2016-07-14

    申请号:US15079987

    申请日:2016-03-24

    Applicant: SOCIONEXT INC.

    Inventor: Hiroyuki SHIMBO

    CPC classification number: H01L27/0886 H01L21/823431 H01L29/6681 H03K19/0013

    Abstract: Disclosed herein is a driver circuit including first and second n-channel transistors connected together in series between first and second nodes. The first n-channel transistor is comprised of n fin transistor(s) having an identical gate length and an identical gate width where n is equal to or greater than one, and has its gate connected to a first input node. The second n-channel transistor is comprised of m fin transistors having the same gate length and the same gate width where m is greater than n, and has its gate connected to a second input node.

    Abstract translation: 这里公开了一种驱动器电路,其包括串联连接在第一和第二节点之间的第一和第二n沟道晶体管。 第一n沟道晶体管由具有相同栅极长度和相同栅极宽度的n个鳍状晶体管组成,其中n等于或大于1,并且其栅极连接到第一输入节点。 第二n沟道晶体管由具有相同栅极长度和相同栅极宽度的m个鳍状晶体管组成,其中m大于n,并且其栅极连接到第二输入节点。

    SEMICONDUCTOR CHIP
    9.
    发明申请

    公开(公告)号:US20210066508A1

    公开(公告)日:2021-03-04

    申请号:US17095593

    申请日:2020-11-11

    Applicant: SOCIONEXT INC.

    Inventor: Hiroyuki SHIMBO

    Abstract: Provided is a semiconductor chip including a nanowire field effect transistor (FET) and having a layout configuration effective for making manufacturing the chip easy. A semiconductor chip includes a first block including a standard cell having a nanowire FET and a second block including a nanowire FET. In the first and second blocks, nanowires extending in an X direction have an arrangement pitch in a Y direction of an integer multiple of a pitch P1. Pads have an arrangement pitch in the X direction of an integer multiple of a pitch P2.

Patent Agency Ranking