Adaptive zero voltage switching (ZVS) loss detection for power converters

    公开(公告)号:US10944337B2

    公开(公告)日:2021-03-09

    申请号:US16220724

    申请日:2018-12-14

    Abstract: A device [200] is configured to detect a zero voltage switching (ZVS) circuit [110] output that includes a hard switching signal. The hard switching signal [114] includes a false signal [116] and a spike signal [118]. Thereafter, the device generates digital pulse signals [312/314] that correspond to the false signal and the spike signal. Accordingly, the device filters the generated digital pulse signal that corresponds to the false signal [312], and uses the digital pulse signal [314] that corresponds to the spike signal for adjusting a timing [132] of a pulse width modulation (PWM) switching cycle [Vgs ].

    Control for a multi-level inverter

    公开(公告)号:US12003191B2

    公开(公告)日:2024-06-04

    申请号:US17491652

    申请日:2021-10-01

    CPC classification number: H02M7/487 H02M1/32 H02M1/38 H02M7/5395

    Abstract: A control circuit for an inverter. The control circuit includes a first pulse width modulation (PWM) module configured to produce first and second complementary PWM signals, and a second PWM module configured to produce a third and fourth complementary PWM signals. PWM switching logic is coupled to the first and second PWM modules and is adapted to be coupled to a switch network. The switch network includes first, second, third, and fourth switches coupled in series between a first voltage terminal and a second voltage terminal. The PWM switching logic is configured to produce control signals for each of the first, second, third, and fourth switches in response to the first and second complementary PWM signals and to the third and fourth complementary PWM signals.

Patent Agency Ranking