Power Switching Semiconductor Devices Including Rectifying Junction-Shunts
    11.
    发明申请
    Power Switching Semiconductor Devices Including Rectifying Junction-Shunts 有权
    功率开关半导体器件包括整流结分路

    公开(公告)号:US20120068263A1

    公开(公告)日:2012-03-22

    申请号:US13267966

    申请日:2011-10-07

    IPC分类号: H01L29/78

    摘要: A semiconductor device includes a drift layer and a body region that forms a p-n junction with the drift layer. A contactor region is in the body region, and a shunt channel region extends through the body region from the contactor region to the drift layer. The shunt channel region has a length, thickness and doping concentration selected such that: 1) the shunt channel region is fully depleted when zero voltage is applied across the first and second terminals, 2) the shunt channel becomes conductive at a voltages less than the built-in potential of the drift layer to body region p-n junction, and/or 3) the shunt channel is not conductive for voltages that reverse bias the p-n junction between the drift region and the body region.

    摘要翻译: 半导体器件包括漂移层和与漂移层形成p-n结的体区。 接触器区域在体区域中,并且分流通道区域从接触器区域延伸穿过体区域到漂移层。 分流沟道区域具有选择的长度,厚度和掺杂浓度,使得:1)当跨越第一和第二端子施加零电压时,并联沟道区域完全耗尽,2)并联沟道在小于 内部电位漂移层到体区pn结,和/或3)并联通道对于反向偏置漂移区域和体区之间的pn结的电压是不导通的。

    Managing data provided to switches in a parallel processing environment
    12.
    发明授权
    Managing data provided to switches in a parallel processing environment 有权
    在并行处理环境中管理提供给交换机的数据

    公开(公告)号:US08127111B1

    公开(公告)日:2012-02-28

    申请号:US12110956

    申请日:2008-04-28

    IPC分类号: G06F15/00

    CPC分类号: G06F15/16

    摘要: An integrated circuit comprises a plurality of tiles. Each tile comprises a processor including a storage module, wherein the processor is configured to process multiple streams of instructions, a switch including switching circuitry to forward data received over data paths from other tiles to the processor and to switches of other tiles, and to forward data received from the processor to switches of other tiles, and coupling circuitry configured to couple data resulting from processing an instruction from at least one of the streams of instructions to the storage module and to the switch.

    摘要翻译: 集成电路包括多个瓦片。 每个瓦片包括包括存储模块的处理器,其中所述处理器被配置为处理多个指令流,开关包括切换电路,以将从其他瓦片到数据路径接收的数据转发到处理器,以及转发其他瓦片 从处理器接收的数据到其他瓦片的切换器,以及耦合电路,其被配置为将从指令流中的至少一个处理指令得到的数据耦合到存储模块和交换机。

    Caching in multicore and multiprocessor architectures
    13.
    发明授权
    Caching in multicore and multiprocessor architectures 有权
    在多核和多处理器架构中进行缓存

    公开(公告)号:US08112581B1

    公开(公告)日:2012-02-07

    申请号:US12958920

    申请日:2010-12-02

    IPC分类号: G06F12/00

    摘要: A multicore processor comprises a plurality of cache memories; a plurality of processor cores, each associated with one of the cache memories; one or more memory interfaces providing memory access paths from the cache memories to a main memory; and one or more directory controllers for respective portions of the main memory, each associated with corresponding storage for directory state. Each corresponding storage provides space for maintaining directory state for each memory line that is indicated as stored in at least one of the cache memories such that the space for maintaining directory state is independent of the size of the main memory.

    摘要翻译: 多核处理器包括多个高速缓冲存储器; 多个处理器核心,每个处理器核心与高速缓冲存储器之一相关联; 一个或多个存储器接口,提供从高速缓冲存储器到主存储器的存储器访问路径; 以及用于主存储器的相应部分的一个或多个目录控制器,每个与用于目录状态的相应存储器相关联。 每个对应的存储器提供用于维护指示为存储在至少一个高速缓存存储器中的每个存储器线的目录状态的空间,使得用于维护目录状态的空间与主存储器的大小无关。

    Caching in multicore and multiprocessor architectures
    14.
    发明授权
    Caching in multicore and multiprocessor architectures 有权
    在多核和多处理器架构中进行缓存

    公开(公告)号:US07987321B1

    公开(公告)日:2011-07-26

    申请号:US12966686

    申请日:2010-12-13

    IPC分类号: G06F12/00

    摘要: A multicore processor comprises a plurality of cache memories, and a plurality of processor cores, each associated with one of the cache memories. Each of at least some of the cache memories is configured to maintain at least a portion of the cache memory in which each cache line is dynamically managed as either local to the associated processor core or shared among multiple processor cores.

    摘要翻译: 多核处理器包括多个高速缓存存储器和多个处理器核心,每个处理器核心与高速缓冲存储器之一相关联。 至少一些高速缓存存储器中的每一个被配置为保持高速缓冲存储器的至少一部分,其中每个高速缓存行被动态地管理为相关联的处理器核心的本地或在多个处理器核心之间共享。

    Caching in multicore and multiprocessor architectures
    15.
    发明授权
    Caching in multicore and multiprocessor architectures 有权
    在多核和多处理器架构中进行缓存

    公开(公告)号:US07853754B1

    公开(公告)日:2010-12-14

    申请号:US11754062

    申请日:2007-05-25

    IPC分类号: G06F12/00

    摘要: A multicore processor comprises a plurality of cache memories; a plurality of processor cores, each associated with one of the cache memories; one or more memory interfaces providing memory access paths from the cache memories to a main memory; and one or more directory controllers for respective portions of the main memory, each associated with corresponding storage for directory state. Each corresponding storage provides space for maintaining directory state for each memory line that is indicated as stored in at least one of the cache memories such that the space for maintaining directory state is independent of the size of the main memory.

    摘要翻译: 多核处理器包括多个高速缓冲存储器; 多个处理器核心,每个处理器核心与高速缓冲存储器之一相关联; 一个或多个存储器接口,提供从高速缓冲存储器到主存储器的存储器访问路径; 以及用于主存储器的相应部分的一个或多个目录控制器,每个与用于目录状态的相应存储器相关联。 每个对应的存储器提供用于维护指示为存储在至少一个高速缓存存储器中的每个存储器线的目录状态的空间,使得用于维护目录状态的空间与主存储器的大小无关。

    SEMICONDUCTOR DEVICES INCLUDING SCHOTTKY DIODES HAVING DOPED REGIONS ARRANGED AS ISLANDS AND METHODS OF FABRICATING SAME
    16.
    发明申请
    SEMICONDUCTOR DEVICES INCLUDING SCHOTTKY DIODES HAVING DOPED REGIONS ARRANGED AS ISLANDS AND METHODS OF FABRICATING SAME 有权
    半导体器件包括具有安置区域的肖特基二极体和其制造方法

    公开(公告)号:US20090315036A1

    公开(公告)日:2009-12-24

    申请号:US12492670

    申请日:2009-06-26

    摘要: A semiconductor device according to some embodiments includes a semiconductor layer having a first conductivity type and a surface in which an active region of the semiconductor device is defined. A plurality of spaced apart first doped regions are arranged within the active region. The plurality of first doped regions have a second conductivity type that is opposite the first conductivity type, have a first dopant concentration, and define a plurality of exposed portions of the semiconductor layer within the active region. The plurality of first doped regions are arranged as islands in the semiconductor layer. A second doped region in the semiconductor layer has the second conductivity type and has a second dopant concentration that is greater than the first dopant concentration.

    摘要翻译: 根据一些实施例的半导体器件包括具有第一导电类型的半导体层和限定半导体器件的有源区的表面。 多个间隔开的第一掺杂区域被布置在有源区域内。 多个第一掺杂区域具有与第一导电类型相反的第二导电类型,具有第一掺杂剂浓度,并且在有源区内限定半导体层的多个暴露部分。 多个第一掺杂区域在半导体层中被布置为岛状。 半导体层中的第二掺杂区域具有第二导电类型并且具有大于第一掺杂剂浓度的第二掺杂剂浓度。

    POWER SWITCHING SEMICONDUCTOR DEVICES INCLUDING RECTIFYING JUNCTION-SHUNTS
    17.
    发明申请
    POWER SWITCHING SEMICONDUCTOR DEVICES INCLUDING RECTIFYING JUNCTION-SHUNTS 有权
    电源开关半导体器件,包括整流器

    公开(公告)号:US20080121993A1

    公开(公告)日:2008-05-29

    申请号:US11556448

    申请日:2006-11-03

    摘要: A semiconductor device includes a drift layer having a first conductivity type and a body region adjacent the drift layer. The body region has a second conductivity type opposite the first conductivity type and forms a p-n junction with the drift layer. The device further includes a contactor region in the body region and having the first conductivity type, and a shunt channel region extending through the body region from the contactor region to the drift layer. The shunt channel region has the first conductivity type. The device further includes a first terminal in electrical contact with the body region and the contactor region, and a second terminal in electrical contact with the drift layer. The shunt channel region has a length, thickness and doping concentration selected such that: 1) the shunt channel region is fully depleted when zero voltage is applied across the first and second terminals, 2) the shunt channel becomes conductive at a voltages less than the built-in potential of the drift layer to body region p-n junction, and/or 3) the shunt channel is not conductive for voltages that reverse biase the p-n junction between the drift region and the body region.

    摘要翻译: 半导体器件包括具有第一导电类型的漂移层和与漂移层相邻的体区。 身体区域具有与第一导电类型相反的第二导电类型,并与漂移层形成p-n结。 该器件还包括在体区中具有第一导电类型的接触器区域和从接触器区域延伸穿过体区的分流通道区域到漂移层。 分流通道区域具有第一导电类型。 该装置还包括与主体区域和接触器区域电接触的第一端子和与漂移层电接触的第二端子。 分流沟道区域具有选择的长度,厚度和掺杂浓度,使得:1)当跨越第一和第二端子施加零电压时,并联沟道区域完全耗尽,2)并联沟道在小于 内部电位漂移层到体区pn结,和/或3)并联通道对于反向偏置漂移区和体区之间的pn结的电压不导通。

    Silicon carbide bipolar junction transistors having epitaxial base regions and multilayer emitters and methods of fabricating the same
    18.
    发明申请
    Silicon carbide bipolar junction transistors having epitaxial base regions and multilayer emitters and methods of fabricating the same 有权
    具有外延基极区域和多层发射极的碳化硅双极结型晶体管及其制造方法

    公开(公告)号:US20070235757A1

    公开(公告)日:2007-10-11

    申请号:US11229474

    申请日:2005-09-16

    IPC分类号: H01L31/00

    摘要: Bipolar junction transistors (BJTs) are provided including silicon carbide (SiC) substrates. An epitaxial SiC base region is provided on the SiC substrate. The epitaxial SiC base region has a first conductivity type. An epitaxial SiC emitter region is also provided on the SiC substrate. The epitaxial SiC emitter region has a second conductivity type, different from the first conductivity type. The epitaxial SiC emitter region has first and second portions. The first portion is provided on the SiC substrate and the second portion is provided on the first portion. The second portion has a higher carrier concentration than the first portion. Related methods of fabricating BJTs are also provided herein.

    摘要翻译: 提供双极结晶体管(BJT),包括碳化硅(SiC)衬底。 在SiC衬底上设置外延SiC基区。 外延SiC基区具有第一导电类型。 外延SiC发射极区也设置在SiC衬底上。 外延SiC发射极区域具有不同于第一导电类型的第二导电类型。 外延SiC发射极区域具有第一和第二部分。 第一部分设置在SiC衬底上,第二部分设置在第一部分上。 第二部分具有比第一部分更高的载流子浓度。 本文还提供了制造BJT的相关方法。

    Large area silicon carbide devices and manufacturing methods therefor
    20.
    发明授权
    Large area silicon carbide devices and manufacturing methods therefor 有权
    大面积碳化硅器件及其制造方法

    公开(公告)号:US06514779B1

    公开(公告)日:2003-02-04

    申请号:US09981523

    申请日:2001-10-17

    IPC分类号: G01R3126

    摘要: A silicon carbide device is fabricated by forming a plurality of a same type of silicon carbide devices on at least a portion of a silicon carbide wafer in a predefined pattern. The silicon carbide devices have corresponding first contacts on a first face of the silicon carbide wafer. The plurality of silicon carbide devices are electrically, tested to identify ones of the plurality of silicon carbide devices which pass an electrical test. The first contact of the identified ones of the silicon carbide devices are then selectively interconnected. Devices having a plurality of selectively connected silicon carbide devices of the same type are also provided.

    摘要翻译: 通过在预定图案的碳化硅晶片的至少一部分上形成多个相同类型的碳化硅器件来制造碳化硅器件。 碳化硅器件在碳化硅晶片的第一面上具有对应的第一接触。 多个碳化硅器件被电学测试以识别通过电测试的多个碳化硅器件中的一个。 所识别的碳化硅器件的第一接触然后被选择性地互连。 还提供了具有相同类型的多个选择性连接的碳化硅器件的器件。