Die-to-die Dynamic Clock and Power Gating
    12.
    发明公开

    公开(公告)号:US20230214350A1

    公开(公告)日:2023-07-06

    申请号:US18174985

    申请日:2023-02-27

    Applicant: Apple Inc.

    CPC classification number: G06F13/4291 G06F9/30083 G06F13/4022

    Abstract: A system includes a plurality of systems-on-a-chip (SoCs), connected by a network. The plurality of SoCs and the network are configured to operate as a single logical computing system. The plurality of SoCs may be configured to exchange local power information indicative of network activity occurring on their respective portions of the network. A given one of the plurality of SoCs may be configured to determine that a local condition for placing the respective portion of the network corresponding to the given SoC into a reduced power mode has been satisfied. The given SoC may be further configured to place the respective portion of the network into the reduced power mode in response to determining that a global condition for the reduced power mode is satisfied. The global condition may be assessed based upon current local power information for remaining ones of the plurality of SoCs.

    Die-to-die Dynamic Clock and Power Gating

    公开(公告)号:US20220365579A1

    公开(公告)日:2022-11-17

    申请号:US17318670

    申请日:2021-05-12

    Applicant: Apple Inc.

    Abstract: A system includes a plurality of systems-on-a-chip (SoCs), connected by a network. The plurality of SoCs and the network are configured to operate as a single logical computing system. The plurality of SoCs may be configured to exchange local power information indicative of network activity occurring on their respective portions of the network. A given one of the plurality of SoCs may be configured to determine that a local condition for placing the respective portion of the network corresponding to the given SoC into a reduced power mode has been satisfied. The given SoC may be further configured to place the respective portion of the network into the reduced power mode in response to determining that a global condition for the reduced power mode is satisfied. The global condition may be assessed based upon current local power information for remaining ones of the plurality of SoCs.

    Low power decimator
    15.
    发明授权

    公开(公告)号:US09641158B2

    公开(公告)日:2017-05-02

    申请号:US14831708

    申请日:2015-08-20

    Applicant: Apple Inc.

    Abstract: Systems, apparatuses, and methods for implementing a low power decimator. A decimator may receive a plurality of input samples from a digital microphone. The decimator may include one or more coefficient tables for storing values combining two or more filter coefficients for filtering the received samples. The decimator may utilize a concatenation of multiple samples to perform a lookup of a corresponding coefficient table. The coefficient tables may store only the necessary non-redundant values for all coefficient combinations which can be applied to the multiple samples. The result of the lookup of the coefficient table may have its sign inverted or be zeroed based on the values of the multiple samples.

Patent Agency Ranking