Laminated inductor
    11.
    发明授权
    Laminated inductor 有权
    层压电感

    公开(公告)号:US07817007B2

    公开(公告)日:2010-10-19

    申请号:US12194935

    申请日:2008-08-20

    IPC分类号: H01F5/00

    摘要: There is provided a laminated inductor including: a body where a plurality of magnetic layers are laminated; a coil part formed on the magnetic layers, the coil part including a plurality of conductor patterns and a plurality of conductive vias; first and second external electrodes formed on an outer surface of the body to connect to both ends of the coil part, respectively; and a non-magnetic conductor formed on at least one of the magnetic layers so as to relax magnetic saturation caused by direct current flowing through the coil part. The laminated inductor employs the non-magnetic conductor as a non-magnetic gap to be simplified in a manufacturing process and effectively improved in DC superposition characteristics.

    摘要翻译: 提供一种层叠电感器,包括:层叠有多个磁性层的主体; 形成在所述磁性层上的线圈部分,所述线圈部分包括多个导体图案和多个导电通孔; 第一外部电极和第二外部电极分别形成在主体的外表面上以连接到线圈部分的两端; 以及形成在至少一个磁性层上的非磁性导体,以便缓和由直流电流流过线圈部分的磁饱和。 层叠电感器在制造工艺中使用非磁性导体作为非磁性间隙进行简化,并有效地改善了DC叠加特性。

    MULTILAYER CHIP CAPACITOR
    12.
    发明申请
    MULTILAYER CHIP CAPACITOR 有权
    多层芯片电容器

    公开(公告)号:US20100254070A1

    公开(公告)日:2010-10-07

    申请号:US12817046

    申请日:2010-06-16

    IPC分类号: H01G4/228

    CPC分类号: H01G4/30 H01G4/012 H01G4/232

    摘要: A multilayer chip capacitor includes: a capacitor body having first and second side surfaces and a bottom surface; a plurality of first and second internal electrodes in the capacitor body; first and second external electrodes having a first polarity and formed on the first and second side surfaces, respectively, to cover a respective lower edge of the side surfaces and to partially extend to the bottom surface; and a third external electrode having a second polarity and formed on the bottom surface. The internal electrodes are disposed in perpendicular to the bottom surface. Each of the first internal electrodes has a first lead drawn to the first side and bottom surfaces and a second lead drawn to the second side and bottom surfaces. Each of the second internal electrodes has a third lead drawn to the bottom surface.

    摘要翻译: 一种多层片状电容器包括:具有第一和第二侧表面和底表面的电容器本体; 电容器主体中的多个第一和第二内部电极; 第一和第二外部电极分别具有第一极性并形成在第一和第二侧表面上,以覆盖侧表面的相应下边缘并部分地延伸到底面; 和具有第二极性并形成在底面上的第三外部电极。 内部电极垂直于底面设置。 每个第一内部电极具有被引导到第一侧面和底部表面的第一引线和被引导到第二侧面和底部表面的第二引线。 每个第二内部电极具有被引导到底面的第三引线。

    Multilayer chip capacitor, circuit board apparatus having the capacitor, and circuit board
    13.
    发明授权
    Multilayer chip capacitor, circuit board apparatus having the capacitor, and circuit board 有权
    多层片式电容器,具有电容器的电路板装置和电路板

    公开(公告)号:US07630208B2

    公开(公告)日:2009-12-08

    申请号:US12198342

    申请日:2008-08-26

    IPC分类号: H05K1/16

    摘要: Provided is a multilayer chip capacitor including a capacitor body having first and second capacitor units arranged in a lamination direction; and a plurality of external electrodes formed outside the capacitor body. The first capacitor unit includes at least one pair of first and second internal electrodes disposed alternately in an inner part of the capacitor body, the second capacitor unit includes a plurality of third and fourth internal electrodes disposed alternately in an inner part of the capacitor body, and the first to fourth internal electrodes are coupled to the first to fourth external electrodes. The first capacitor unit has a lower equivalent series inductance (ESL) than the second capacitor unit, and the first capacitor unit has a higher equivalent series resistance (ESR) than the second capacitor unit.

    摘要翻译: 本发明提供一种多层片状电容器,其包括具有层叠方向配置的第一和第二电容器单元的电容器体; 以及形成在电容器主体外部的多个外部电极。 第一电容器单元包括交替设置在电容器主体的内部的至少一对第一和第二内部电极,第二电容器单元包括交替设置在电容器主体内部的多个第三和第四内部电极, 并且第一至第四内部电极耦合到第一至第四外部电极。 第一电容器单元具有比第二电容器单元更低的等效串联电感(ESL),并且第一电容器单元具有比第二电容器单元更高的等效串联电阻(ESR)。

    Multilayer capacitor array
    14.
    发明申请
    Multilayer capacitor array 有权
    多层电容阵列

    公开(公告)号:US20080158773A1

    公开(公告)日:2008-07-03

    申请号:US11979875

    申请日:2007-11-09

    IPC分类号: H01G4/228 H01G4/005

    摘要: A multilayer capacitor array having a plurality of multilayer capacitor devices formed in a single multilayer structure, the multilayer capacitor array including: a capacitor body formed by depositing a plurality of dielectric layers and having first and second side surfaces opposite to each other; a plurality of first polarity internal electrodes and second polarity internal electrodes, disposed oppositely to each other in the capacitor body, interposing the dielectric layer there between, and formed of a single electrode plate comprising a single lead, respectively; and a plurality of first polarity external electrodes and second polarity external electrodes, formed on the first side surface and second side surface, respectively, and connected to a correspondent polarity internal electrode via the lead, the first polarity external electrode formed on the first side surface and the second polarity external electrode formed on the second side surface, wherein the numbers of the first polarity external electrodes and the second polarity external electrodes are two or more, respectively, and are identical to each other, and a total number of the multilayer capacitor devices in the multilayer capacitor array is identical to the number of the first polarity external electrodes.

    摘要翻译: 1.一种多层电容器阵列,具有形成为单层多层结构的多层多层电容器件,所述层叠电容器阵列包括:通过沉积多个电介质层而形成的电容器体,并且具有彼此相对的第一和第二侧面; 多个第一极性内部电极和第二极性内部电极,其彼此相对设置在电容器主体中,分别在其间插入电介质层,并由单个引线构成的单个电极板形成; 以及多个第一极性外部电极和第二极性外部电极,分别形成在所述第一侧面和所述第二侧面上,并且经由所述引线与相应的极性内部电极连接,所述第一极性外部电极形成在所述第一侧面 和形成在第二侧面上的第二极性外部电极,其中第一极性外部电极和第二极性外部电极的数量分别为两个或更多个,并且彼此相同,并且层叠电容器的总数 多层电容器阵列中的器件与第一极性外部电极的数量相同。

    Laminated balun transformer
    15.
    发明授权
    Laminated balun transformer 有权
    叠层平衡不平衡变压器

    公开(公告)号:US07183872B2

    公开(公告)日:2007-02-27

    申请号:US11065232

    申请日:2005-02-24

    IPC分类号: H03H7/42 H01F5/00

    CPC分类号: H01P5/10

    摘要: A laminated balun transformer subminiaturized with a transmission line length reduced below λ/4 without any variation of characteristics. The laminated balun transformer includes a first strip line having one end inputted to a unbalanced signal; a second strip line having connected to the first strip line; a third strip line formed in parallel with the first strip line and connected to a ground and connected to the external electrode for a first balanced signal; a fourth strip line formed in parallel with the second strip line and connected to the external electrode for a ground and the external electrode for a second balanced signal; and a capacitance forming electrode formed in parallel with a portion of the opened end of the second strip line and connected to the external electrode for the unbalanced signal.

    摘要翻译: 传输线长度小于λ/ 4的小型化的不平衡 - 不平衡转换变压器,没有任何特性变化。 叠层平衡不平衡变压器包括:一端输入不平衡信号的第一带状线; 连接到第一带状线的第二带状线; 第三带状线,与第一带状线平行地形成并连接到接地并连接到外部电极用于第一平衡信号; 第四带状线,与第二条带线平行地形成并连接到用于接地的外部电极和用于第二平衡信号的外部电极; 以及电容形成电极,其与所述第二带状线的开放端部的一部分平行地形成,并且与所述不平衡信号的外部电极连接。

    MOUNTING STRUCTURE OF CIRCUIT BOARD HAVING MULTI-LAYERED CERAMIC CAPACITOR THEREON
    16.
    发明申请
    MOUNTING STRUCTURE OF CIRCUIT BOARD HAVING MULTI-LAYERED CERAMIC CAPACITOR THEREON 有权
    具有多层陶瓷电容器的电路板的安装结构

    公开(公告)号:US20130050894A1

    公开(公告)日:2013-02-28

    申请号:US13590270

    申请日:2012-08-21

    IPC分类号: H01G4/228 H01G4/12

    CPC分类号: H01G4/12 H01G4/228 H01G4/30

    摘要: Disclosed herein is a mounting structure of a circuit board having a multi-layered ceramic capacitor thereon, the multi-layered ceramic capacitor including dielectric sheets laminated thereon and external terminal electrodes formed at both ends thereof, the dielectric sheets having internal electrodes formed thereon, and the external terminal electrodes being connected in parallel with the internal electrode, wherein the internal electrodes are disposed to be in parallel with the circuit board, the external terminal electrodes are bonded to lands of the circuit board by a conductive material, and a bonding height (Ts) of the conductive material is lower than a sum of a gap (Ta) between the circuit board and a bottom surface of the multi-layered ceramic capacitor and a thickness (Tc) of a cover layer on a lower portion of the multi-layered ceramic capacitor, whereby vibration noise can be greatly reduced.

    摘要翻译: 这里公开了一种其上具有多层陶瓷电容器的电路板的安装结构,其中层叠有电介质片的多层陶瓷电容器和形成在其两端的外部端子电极,其上形成有内部电极的电介质片,以及 外部端子电极与内部电极并联连接,其中内部电极被设置为与电路板平行,外部端子电极通过导电材料接合到电路板的焊盘,并且接合高度 Ts)低于多层陶瓷电容器的电路板和底面之间的间隙(Ta)和多层陶瓷电容器的下表面的覆盖层的厚度(Tc)之和, 层状陶瓷电容器,从而可以大大降低振动噪声。

    MULTILAYER CERAMIC CAPACITOR
    17.
    发明申请
    MULTILAYER CERAMIC CAPACITOR 有权
    多层陶瓷电容器

    公开(公告)号:US20120327556A1

    公开(公告)日:2012-12-27

    申请号:US13531237

    申请日:2012-06-22

    IPC分类号: H01G4/12

    CPC分类号: H01G4/12 H01G4/012 H01G4/30

    摘要: There is provided a multilayer ceramic capacitor, including: a multilayer body in which a plurality of dielectric layers are stacked in a thickness direction; and inner electrode layers formed within the multilayer body and including first and second inner electrodes disposed to be opposed to each other; wherein a ratio (MA1/CA1) of MA1 to CA1 is between 0.07 and 0.20, wherein CA1 represents an area of the multilayer body in a cross section of the multilayer body taken in a length and thickness direction, and MA1 represents an area of a first margin part in the cross section of the multilayer body taken in the length and thickness direction, the first margin part being a portion of the multilayer body, other than a first capacitance forming part thereof in which the first and second inner electrodes overlap in the thickness direction.

    摘要翻译: 提供了一种多层陶瓷电容器,包括:多层体,其中多个电介质层在厚度方向上堆叠; 以及形成在所述多层体内并且包括彼此相对设置的第一和第二内部电极的内部电极层; 其中MA1与CA1的比率(MA1 / CA1)在0.07和0.20之间,其中CA1表示在长度和厚度方向上取下的多层体的横截面中的多层体的面积,MA1表示 第一边缘部分是沿着长度和厚度方向截取的第一边缘部分,第一边缘部分是多层体的一部分,除了第一电容形成部分之外,第一和第二内部电极在其中重叠 厚度方向。

    Method of implementing low ESL and controlled ESR of multilayer capacitor
    18.
    发明授权
    Method of implementing low ESL and controlled ESR of multilayer capacitor 有权
    实现低ESL和多层电容控制ESR的方法

    公开(公告)号:US08117584B2

    公开(公告)日:2012-02-14

    申请号:US12155805

    申请日:2008-06-10

    CPC分类号: H01G4/232 H01G4/30

    摘要: Disclosed is a method of implementing controlled equivalent series resistance (ESR) having low equivalent series inductance (ESL) of a multi-layer chip capacitor which includes a plurality of internal electrodes each having first polarity or second polarity which is opposite to the first polarity, and dielectric layers each disposed between the internal electrodes of the first polarity and the second polarity, wherein the internal electrodes having the first polarity and the internal electrodes having the second polarity are alternated at least once to form one or more blocks being stacked.

    摘要翻译: 公开了一种实现具有低等效串联电感(ESL)的受控等效串联电阻(ESR)的方法,该多层片式电容器包括多个内部电极,每个内部电极具有与第一极性相反的第一极性或第二极性, 以及电介质层,其各自设置在第一极性和第二极性的内部电极之间,其中具有第一极性的内部电极和具有第二极性的内部电极至少交替一次以形成一个或多个堆叠的块。

    Multilayer chip capacitor and circuit board device
    19.
    发明授权
    Multilayer chip capacitor and circuit board device 有权
    多层片式电容器和电路板器件

    公开(公告)号:US08054607B2

    公开(公告)日:2011-11-08

    申请号:US12649071

    申请日:2009-12-29

    IPC分类号: H01G4/005

    CPC分类号: H01G4/30 H01G4/005

    摘要: There are provided a multilayer chip capacitor and a circuit board device. The multilayer chip capacitor includes a capacitor body including a plurality of dielectric layers that are stacked, first and second outer electrodes formed on an outer surface of the capacitor body and having opposite polarity, first and second inner electrodes opposing each other, interleaved with the dielectric layers in the capacitor body, and each including an electrode plate forming capacitance and a lead extending from the electrode plate, the lead of the first inner electrode and the lead of the second electrode being respectively connected to the first and second outer electrodes, and third inner electrodes interposed between the first and second inner electrodes. At least one of the third inner electrodes adjacent to the first inner electrode includes a conductive pattern having the same shape as the lead of the first inner electrode and is connected to the first outer electrode. At least one of the third inner electrodes adjacent to the second inner electrode includes a conductive pattern having the same shape as the lead of the second inner electrode and is connected to the second outer electrode.

    摘要翻译: 提供了多层片状电容器和电路板装置。 多层片状电容器包括电容器本体,其包括层叠的多个电介质层,形成在电容器本体的外表面上并具有相反极性的第一和第二外部电极,彼此相对的第一和第二内部电极,与电介质 层,并且每个包括电极板形成电容和从电极板延伸的引线,第一内部电极的引线和第二电极的引线分别连接到第一和第二外部电极,第三 介于第一和第二内部电极之间的内部电极。 与第一内部电极相邻的第三内部电极中的至少一个包括具有与第一内部电极的引线相同形状并且连接到第一外部电极的导电图案。 与第二内部电极相邻的第三内部电极中的至少一个包括具有与第二内部电极的引线相同形状并且连接到第二外部电极的导电图案。